SiT9514x GUI-UM Rev 1.04
Page 79 of 95
GUI User Manual
Clock Generators, Jitter Cleaners, and Network Synchronizers
Table 2: Register settings to enable SYSREF generation from trigger on FLEXIO13
Reg 0x19, Bit#
Function
0
Set high for PLLA generating SYSREF from trigger on FlexIO13
1
Set high for PLLB generating SYSREF from trigger on FlexIO13
2
Set high for PLLC generating SYSREF from trigger on FlexIO13
3
Set high for PLLD generating SYSREF from trigger on FlexIO13
4
Keep this bit low = 0
5
Keep this bit high = 1
6, 7
Do not change the values, default is 0,0.
Generating SYSREF via registers
SYSREF generation can also be controlled by toggling bit 1 of register
0x05
in the respective PLL. The
following steps outline the procedure to gate
SYSREF
on a specific output using register writes:
1)
Follow steps 1 to 6 as described in the previous section.
2)
Register
0x05
, bit
1 [1]
is the
SYSREF
trigger bit (SiTime recommends reading the current value of
the
0x05
register and then using the
current value
Figure 83:
Reading Page PLL B Register 0x05
before
changing bit[1] of the SiT95148 for JESD204B
Read
button
Value
PLL B
Page Register
0x05