SiT9514x GUI-UM Rev 1.04
Page 78 of 95
GUI User Manual
Clock Generators, Jitter Cleaners, and Network Synchronizers
6)
Update bit s[5:0] of register
0x09
as per one hot active encoding (see
) of the
SYSREF
output. This means that SYSREF can be connected to the one of the PLL outputs and to decode it
in register 0x09, we need to write appropriate value for PLL B.
•
For example, if
PLLB Output 5
is the
SYSREF
output, write
0x08 (001000
b
)
to register
0x09
Figure 82: SiT95148 overall clock hierarchy
E.g. PLLB OUT5 is SYSREF
output
0
0
1
0
0
0