SiT9514x GUI-UM Rev 1.04
Page 21 of 95
GUI User Manual
Clock Generators, Jitter Cleaners, and Network Synchronizers
6.2.3
PLL section
The
PLL
section is used for setting all PLL related parameters including:
•
PLL (A,B,C,D)
–
Up to four independently configurable PLL sections. Each PLL supports up to four
clock inputs with Frac-N dividers, enabling flexible input to output frequency translation
configurations. PLL input clock priority settings can be changed in Page 1h, registers 49h - 4Bh.
•
Bandwidth
•
Lock Loss
•
Clock switching options (
SiT95145 only)
•
Input clock priorities
Figure 23: GUI PLL section