
Table 4.39. I2C Fast-mode (Fm)
Parameter
Symbol
Test Condition
Min
Typ
Max
Unit
f
SCL
0
—
400
kHz
SCL clock low time
t
LOW
1.3
—
—
µs
SCL clock high time
t
HIGH
0.6
—
—
µs
SDA set-up time
t
SU_DAT
100
—
—
ns
SDA hold time
t
HD_DAT
100
—
900
ns
Repeated START condition
set-up time
t
SU_STA
0.6
—
—
µs
(Repeated) START condition
hold time
t
HD_STA
0.6
—
—
µs
STOP condition set-up time
t
SU_STO
0.6
—
—
µs
Bus free time between a
STOP and START condition
t
BUF
1.3
—
—
µs
Note:
1. For CLHR set to 1 in the I2Cn_CTRL register.
2. For the minimum HFPERCLK frequency required in Fast-mode, refer to the I2C chapter in the reference manual.
3. The maximum SDA hold time (t
HD,DAT
) needs to be met only when the device does not stretch the low time of SCL (t
LOW
).
MGM13S Mighty Gecko SiP Module Data Sheet
Electrical Specifications
silabs.com
| Building a more connected world.
Rev. 1.0 | 64