![Samsung S3F80P5X Скачать руководство пользователя страница 114](http://html.mh-extra.com/html/samsung/s3f80p5x/s3f80p5x_user-manual_349401114.webp)
INTERRUPT STRUCTURE
S3F80P5_UM_ REV1.00
INTERRUPT MASK REGISTER (IMR)
The interrupt mask register, IMR (DDH, Set 1, and Bank0) is used to enable or disable interrupt processing for
individual interrupt levels. After a reset, all IMR bit values are undetermined and must therefore be written to their
required settings by the initialization routine.
Each IMR bit corresponds to a specific interrupt level: bit 1 to IRQ1, bit 2 to IRQ2, and so on. When the IMR bit of
an interrupt level is cleared to "0", interrupt processing for that level is disabled (masked). When you set a level's
IMR bit to "1", interrupt processing for the level is enabled (not masked).
The IMR register is mapped to register location DDH in set 1and Bank0. Bit values can be read and written by
instructions using the register addressing mode.
NOTE:
Before IMR register is changed to any value, all interrupts must be disable.
Using DI instruction is recommended.
DDH, Set 1, Bank 0, R/W
Interrupt Mask Register (IMR)
.7
.6
.5
.4
.3
.2
.1
.0
MS
B
LSB
IRQ
1
IRQ
2
IRQ
3
IRQ
4
IRQ
6
IRQ
7
IRQ
0
0 = Disable (mask) interrupt
1 = Enable (un-mask) interrupt
Not
used
Interrupt Level Enable Bits (7-0):
Figure 5-6. Interrupt Mask Register (IMR)
5-10
Содержание S3F80P5X
Страница 10: ......
Страница 14: ......
Страница 19: ...S3F80P5_UM_ REV1 00 PRODUCT OVERVIEW BLOCK DIAGRAM 24 PIN PACKAGE Figure 1 1 Block Diagram 24 pin 1 3 ...
Страница 48: ...ADDRESS SPACE S3F80P5_UM_ REV1 00 NOTES 2 22 ...
Страница 122: ...INTERRUPT STRUCTURE S3F80P5_UM_ REV1 00 NOTES 5 18 ...
Страница 210: ...INSTRUCTION SET S3F80P5_UM_ REV1 00 NOTES 6 88 ...
Страница 216: ...CLOCK AND POWER CIRCUITS S3F80P5_UM_ REV1 00 NOTES 7 6 ...
Страница 266: ...COUNTER A S3F80P5_UM_ REV1 00 NOTES 12 8 ...
Страница 290: ...EMBEDDED FLASH MEMORY INTERFACE S3F80P5_UM_ REV1 00 NOTES 14 18 ...
Страница 316: ...S3F80P5_UM_ REV1 00 ELECTRICAL DATA STOP LED This LED is ON when the evaluation chip S3E80PB is in stop mode 19 5 ...
Страница 321: ...DEVELOPMENT TOOLS S3F80P5_UM_ REV1 00 NOTES 19 10 ...