RZ/G1E
5. Pin Function Controller (PFC)
R01UH0544EJ0100 Rev.1.00
5-22
Sep 30,2016
5.3.12
Peripheral Function Select Register 3 (IPSR3)
Function: IPSR3 selects the functions of the multiplexed LSI pins.
Bit:
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
IP3
[31]
IP3
[30]
IP3
[29]
IP3
[28]
IP3
[27]
IP3
[26]
IP3
[25]
IP3
[24]
IP3
[23]
IP3
[22]
IP3
[21]
IP3
[20]
IP3
[19]
IP3
[18]
IP3
[17]
IP3
[16]
Initial
value:
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
R/W:
R/W R/W R/W R/W R/W R/W
R/W
R/W
R/W
R/W
R/W
R/W R/W R/W R/W
R/W
Bit:
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
IP3
[15]
IP3
[14]
IP3
[13]
IP3
[12]
IP3
[11]
IP3
[10]
IP3
[9]
IP3
[8]
IP3
[7]
IP3
[6]
IP3
[5]
IP3
[4]
IP3
[3]
IP3
[2]
IP3
[1]
IP3
[0]
Initial
value:
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
R/W:
R/W R/W R/W R/W R/W R/W
R/W
R/W
R/W
R/W
R/W
R/W R/W R/W R/W
R/W
Bit Initial
Value
R/W
Description
31 to 0
H'0000 0000
R/W
The functions of the LSI pins are selected according to the table
below.
Note: To enable this register to be set, appropriately set the multiplexed pin setting mask register (PMMR) immediately
before setting this register.
Bit Name
Function 1
(Set Value
= H'0)
Function 2
(Set Value
= H'1)
Function 3
(Set Value
= H'2)
Function 4
(Set Value
= H'3)
Function 5
(Set Value
= H'4)
Function 6
(Set Value
= H'5)
Function 7
(Set Value
= H'6)
Function 8
(Set Value
= H'7)
Others
(Set Value =
H'8 to H'F)
IP3[1:0] A21
MOSI_IO0 Reserved
-
-
-
-
-
-
IP3[3:2] A22
MISO_IO1 Reserved ATADIR1_N
-
-
-
-
-
IP3[5:4] A23
IO2
Reserved ATAWR1_N
-
-
-
-
-
IP3[7:6] A24
IO3
EX_WAIT2 -
-
-
-
-
-
IP3[9:8] A25
SSL
ATARD1_N -
-
-
-
-
-
IP3[10] CS0_N VI1_DATA8
-
-
-
-
-
-
-
IP3[11] CS1_N_A26
VI1_DATA9
-
-
-
-
-
-
-
IP3[12] EX_CS0_N
VI1_DATA10
-
-
-
-
-
-
-
IP3[14:13] EX_CS1_N TPUTO3_B SCIFB2_RXD VI1_DATA11 -
-
-
-
-
IP3[17:15] EX_CS2_N PWM0
SCIF4_RXD_C Reserved Reserved
TPUTO3 SCIFB2_TXD
Reserved -
IP3[20:18] EX_CS3_N SCIFA2_SCK SCIF4_TXD_C Reserved Reserved
Reserved SCIFB2_SCK
Reserved -
IP3[23:21] EX_CS4_N SCIFA2_RXD
I2C2_SCL_E Reserved
Reserved Reserved SCIFB2_CTS
_N
Reserved -
IP3[26:24] EX_CS5_N SCIFA2_TXD I2C2_SDA_E Reserved
Reserved Reserved
SCIFB2_RTS
_N
Reserved -
IP3[29:27] BS_N
DRACK0
PWM1_C
TPUTO0_C ATACS01_N Reserved
-
-
-
IP3[30] RD_N
ATACS11_N
-
-
-
-
-
-
-
IP3[31]
RD_WR_N
ATAG1_N
-
-
-
-
-
-
-
Legend: -
Setting
prohibited