RZ/G1E
5. Pin Function Controller (PFC)
R01UH0544EJ0100 Rev.1.00
5-33
Sep 30,2016
Table 5.2 shows the correspondence between the function signals and the bit settings in the GPIO/peripheral function
select registers and peripheral function selecting registers.
Table 5.2
Correspondence between Function Signals and Register Bit Settings
GPIO
(GP-Set-
Value-=-
0)
Peripheral-Module-(GP-Set-Value-=-1)
GPIO/
Peripheral
-Function-
Selecting-
Bit
Peripheral-
Function-
Selecting-
Bit
Function-Selected-by-IP-Bits
Function-1
(IP-Set-
Value-=-0)
Function-2
(IP-Set-
Value-=-1)
Function-3
(IP-Set-
Value-=-2)
Function-4
(IP-Set-
Value-=-3)
Function-5
(IP-Set-
Value-=-4)
Function-6
(IP-Set-
Value-=-5)
Function-7
(IP-Set-
Value-=-6)
Function-8
(IP-Set-
Value-=-7)
GP0[0] D0
SCIFA3_SCK_B
IRQ4
-
-
-
-
-
GP0[0] IP0[23:22]
GP0[1] D1
SCIFA3_RXD_B
-
-
-
-
-
-
GP0[1] IP0[24]
GP0[2] D2
SCIFA3_TXD_B
-
-
-
-
-
-
GP0[2] IP0[25]
GP0[3] D3
I2C3_SCL_B SCIF5_RXD_B -
-
-
-
-
GP0[3] IP0[27:26]
GP0[4] D4
I2C3_SDA_B SCIF5_TXD_B -
-
-
-
-
GP0[4] IP0[29:28]
GP0[5] D5
SCIF4_RXD_B I2C0_SCL_D -
-
-
-
-
GP0[5] IP0[31:30]
GP0[6]
D6
SCIF4_TXD_B I2C0_SDA_D -
-
-
-
-
GP0[6] IP1[1:0]
GP0[7] D7
IRQ3
TCLK1
PWM6_B
-
-
-
-
GP0[7] IP1[3:2]
GP0[8] D8
HSCIF2_HRX I2C1_SCL_B -
-
-
-
-
GP0[8] IP1[5:4]
GP0[9] D9
HSCIF2_HTX I2C1_SDA_B -
-
-
-
-
GP0[9] IP1[7:6]
GP0[10] D10
HSCIF2_HSCK SCIF1_SCK_C IRQ6
PWM5_C
-
-
-
GP0[10] IP1[10:8]
GP0[11] D11
HSCIF2_HCTS_
N
SCIF1_RXD_C I2C1_SCL_D
-
-
-
-
GP0[11] IP1[12:11]
GP0[12] D12
HSCIF2_HRTS_
N
SCIF1_TXD_C I2C1_SDA_D -
-
-
-
GP0[12] IP1[14:13]
GP0[13] D13
SCIFA1_SCK
Reserved
PWM2_C
TCLK2_B
-
-
-
GP0[13] IP1[17:15]
GP0[14] D14
SCIFA1_RXD I2C5_SCL_B
-
-
-
-
-
GP0[14] IP1[19:18]
GP0[15] D15
SCIFA1_TXD
I2C5_SDA_B
-
-
-
-
-
GP0[15] IP1[21:20]
GP0[16] A0
SCIFB1_SCK
PWM3_B
-
-
-
-
-
GP0[16] IP1[23:22]
GP0[17] A1
SCIFB1_TXD
-
-
-
-
-
-
GP0[17] IP1[24]
GP0[18] A2
-
-
-
-
-
-
-
GP0[18] -
GP0[19] A3
SCIFB0_SCK
-
-
-
-
-
-
GP0[19] IP1[26]
GP0[20] A4
SCIFB0_TXD
-
-
-
-
-
-
GP0[20] IP1[27]
GP0[21] A5
SCIFB0_RXD PWM4_B
TPUTO3_C
-
-
-
-
GP0[21] IP1[29:28]
GP0[22] A6
SCIFB0_CTS_N
SCIFA4_RXD_B TPUTO2_C
-
-
-
-
GP0[22] IP1[31:30]
GP0[23] A7
SCIFB0_RTS_N
SCIFA4_TXD_B -
-
-
-
-
GP0[23] IP2[1:0]
GP0[24] A8
MSIOF1_RXD SCIFA0_RXD_B -
-
-
-
-
GP0[24] IP2[3:2]
GP0[25] A9
MSIOF1_TXD SCIFA0_TXD_B -
-
-
-
-
GP0[25] IP2[5:4]
GP0[26] A10
MSIOF1_SCK IIC0_SCL_B
-
-
-
-
-
GP0[26] IP2[7:6]
GP0[27] A11
MSIOF1_SYNC IIC0_SDA_B
-
-
-
-
-
GP0[27] IP2[9:8]
GP0[28] A12
MSIOF1_SS1 SCIFA5_RXD_B -
-
-
-
-
GP0[28] IP2[11:10]
GP0[29] A13
MSIOF1_SS2 SCIFA5_TXD_B -
-
-
-
-
GP0[29] IP2[13:12]
GP0[30] A14
MSIOF2_RXD HSCIF0_HRX_B DREQ1_N
-
-
-
-
GP0[30] IP2[15:14]
GP0[31] A15
MSIOF2_TXD HSCIF0_HTX_B DACK1
-
-
-
-
GP0[31] IP2[17:16]
GP1[0] A16
MSIOF2_SCK HSCIF0_HSCK_
B
Reserved Reserved
CAN_CLK_C
TPUTO2_B
-
GP1[0]
IP2[20:18]
GP1[1] A17
MSIOF2_SYNC SCIF4_RXD_E CAN1_RX_B
Reserved
-
-
-
GP1[1] IP2[23:21]
GP1[2] A18
MSIOF2_SS1 SCIF4_TXD_E CAN1_TX_B
Reserved
-
-
-
GP1[2] IP2[26:24]
GP1[3] A19
MSIOF2_SS2 PWM4
TPUTO2
Reserved
-
-
-
GP1[3] IP2[29:27]
GP1[4] A20
SPCLK
Reserved
-
-
-
-
-
GP1[4] IP2[31:30]