RZ/G1E
3. Pin Assignment
R01UH0544EJ0100 Rev.1.00
3-1
Sep 30,2016
3. Pin Assignment
3.1 Top
View
(Left)
1 2 3 4 5 6 7 8 9 10
11
12
13
A VSS
D12
D9
D4
D2 M0A12 M0A6 M0A10 M0A11 M0BA1 M0A2 M0A15 VSS
B CLKOUT EX_CS5#
D11
D6
D7
PRESET
OUT#
M0A13 M0A5 M0A0 M0A3 M0A9 M0A1 M0A4
C
EX_CS4#
EX_WAIT0 VSS
D8
D5
D3
VDDQ_M0BK
UP
VDDQ_M0
VSS M0CK1#
M0CK1
VDDQ_M0
VSS
D
EX_CS2#
EX_CS3#
D14 VSS D13
D0 M0A14
M0A8
M0ZQ VSS
M0ODT1
M0RESET#
M0BA2
E
EX_CS0#
CS0#
EX_CS1#
D10 VSS D1 M0BKPRST#
VDD_CPG
PLL0
VSS_CPG
PLL0
M0CS1# M0CKE1 M0BA0 M0CAS#
F
A7/MD4
A5
A1/MD0
A0/MD3
D15 VSS VSS VSS VSS VSS VSS
VDDQ_M0A
PLL
VSSQ_M0A
PLL
G
A13/MD6
A9/MD5
A12
A2/MDT1
A6
VCCQ18
H
A15/MD7
A18/MDT0
A11
A4/MD1
A3/MD2
VCCQ18
J
A24
A16
A23
A10
A8
VCCQ
K
A21
A20
A19/MD18
A17
A14
VCCQ
VSS_CPG
PLL3
VDD_CPG
PLL3
VSS
L
WE0#/MD19
A25
A22
WE1#/MD20
DREQ0# VSS
VSS
VSS_CPG
PLL3
VDD_CPG
PLL3
VSS
M
[RD/WR#]
/MD9
DACK0
/MD21
RD#/MD14
BS#/MD8
CS1#/A26
VSS
VSS VSS VDD VSS
N
VDD VDD VDD VDD VDD VDD
VDD VDD
P
VDD VDD VDD VDD VDD VDD
VSS VSS VDD VSS
R
VCCQ VCCQ VCCQ VCCQ VCCQ
VCCQ
VSS VSS VDD VSS
T
HSCIF0_
HSCK
HSCIF0_
HRTS#
HSCIF0_
HCTS#
HSCIF0_
HTX
ETH_MDIO
VSS
VSS VSS VDD VSS
U
HSCIF0_HRX ETH_TXD0
ETH_TX_EN
ETH_RXD1
ETH_RX_ER
VCCQ18
V
ETH_REF_
CLK
ETH_TXD1
ETH_RXD0
ETH_CRS_
DV
ETH_LINK
VCCQ18
W
VI0_VSYNC#
VI0_FIELD
VI0_DATA5
/VI0_B5
ETH_MAGIC
ETH_MDC
VSS
Y
VI0_HSYNC#
VI0_DATA6
/VI0_B6
VI0_DATA4
/VI0_B4
I2C0_SDA
I2C0_SCL
VSS VSS VSS VSS VSS
VCCQ18
VCCQ18
VSS
AA VI0_CLKENB
VI0_DATA7
/VI0_B7
VI0_DATA2
/VI0_B2
VI0_DATA0
/VI0_B0
VSS
SSI_SDATA0 SSI_WS0129
SD1_CMD
MMC_D0
MMC_D3
MMC_D1
SD0_DATA3
SD0_WP
AB
VI0_CLK
VI0_DATA3
/VI0_B3
VI0_DATA1
/VI0_B1
VSS
SSI_WS1
SSI_WS34
SSI_SDATA7
SD1_DATA2
MMC_D6
MMC_D4
MMC_D7
SD0_CD
DU0_CDE
/MD13
AC
AUDIO_
CLKC
AUDIO_
CLKOUT
VSS
SSI_SDATA2 SSI_SDATA1 SSI_SDATA8
VCCQ_SD1
SD1_DATA3
MMC_D2
VCCQ_MMC
_SD2
SD0_DATA0 VCCQ_SD0
DU0_EXODD
F/DU0_ODD
F/DISP/CDE
AD
AUDIO_
CLKA
SSI_SDATA9
SSI_WS9
SSI_WS2
SSI_SDATA3 SSI_SCK34
SD1_DATA0
SD1_CD
MMC_CMD
MMC_D5
SD0_DATA1
SD0_CMD
DU0_EXHSY
NC/DU0_HS
YNC/MD11
AE VSS
AUDIO_
CLKB
SSI_SCK9
SSI_SCK2
SSI_SCK012
9
SSI_SCK1
SD1_DATA1
SD1_CLK
SD1_WP
MMC_CLK
SD0_DATA2
SD0_CLK
DU0_DOT
CLKOUT1
1 2 3 4 5 6 7 8 9 10
11
12
13
1/2 (left)