RZ/G1E
4. Pin Multiplexing
R01UH0544EJ0100 Rev.1.00
4-3
Sep 30,2016
DBSC3 (No.41 to 80): Single Function
Function 1
Function 1
No. Module
During POR
No. Module
During POR
Pin No. Pin Name
V(power)/|IOH|
Pin No. Pin Name
V(power)/|IOH|
I/O
Pull-up
I/O
Pull-up
41
DBSC3 Z
61
DBSC3 Z
*
A24
M0DQ2 1.5/1.35V(VDDQ_M0)/- A18
M0DQS1 1.5/1.35V(VDDQ_M0)/-
IO(Z) -
IO(Z
*
) -
42 DBSC3
Z
62 DBSC3
Z
*
B22 M0DQ3
1.5/1.35V(VDDQ_M0)/-
A17 M0DQS1#
1.5/1.35V(VDDQ_M0)/-
IO(Z)
-
IO(Z
*
)
-
43
DBSC3 Z
63
DBSC3 Z
C20
M0DQ4 1.5/1.35V(VDDQ_M0)/- D18
M0DM1 1.5/1.35V(VDDQ_M0)/-
IO(Z) -
O(Z) -
44 DBSC3
Z
64 DBSC3
P
B23 M0DQ5
1.5/1.35V(VDDQ_M0)/-
E16 VDDQ_M0DPLL1
1.8V(VDDQ_M0DPLL1)/-
IO(Z)
-
P
-
45
DBSC3 Z
65
DBSC3 P
A23
M0DQ6 1.5/1.35V(VDDQ_M0)/- E15
VSSQ_M0DPLL1 GND(VDDQ_M0DPLL1)/-
IO(Z) -
P -
46 DBSC3
Z
66 DBSC3
Z
C22 M0DQ7
1.5/1.35V(VDDQ_M0)/-
G24 M0DQ16
1.5/1.35V(VDDQ_M0)/-
IO(Z)
-
IO(Z)
-
47
DBSC3 Z
*
67
DBSC3 Z
A21
M0DQS0 1.5/1.35V(VDDQ_M0)/-
E22
M0DQ17 1.5/1.35V(VDDQ_M0)/-
IO(Z
*
) -
IO(Z) -
48 DBSC3
Z
*
68 DBSC3
Z
A20 M0DQS0#
1.5/1.35V(VDDQ_M0)/-
E24 M0DQ18
1.5/1.35V(VDDQ_M0)/-
IO(Z
*
)
-
IO(Z)
-
49
DBSC3 Z
69
DBSC3 Z
C21
M0DM0 1.5/1.35V(VDDQ_M0)/- C25
M0DQ19 1.5/1.35V(VDDQ_M0)/-
O(Z) -
IO(Z) -
50 DBSC3
P
70 DBSC3
Z
F16 VDDQ_M0DPLL0
1.8V(VDDQ_M0DPLL0)/-
F24 M0DQ20
1.5/1.35V(VDDQ_M0)/-
P
-
IO(Z)
-
51
DBSC3 P
71
DBSC3 Z
F15
VSSQ_M0DPLL0 GND(VDDQ_M0DPLL0)/-
D24 M0DQ21 1.5/1.35V(VDDQ_M0)/-
P -
IO(Z) -
52 DBSC3
P
72 DBSC3
Z
C14 M0VREFDQ0 1.5/1.35V(VDDQ_M0)/-
B25 M0DQ22
1.5/1.35V(VDDQ_M0)/-
P
-
IO(Z)
-
53
DBSC3 Z
73
DBSC3 Z
B17
M0DQ8 1.5/1.35V(VDDQ_M0)/- C24
M0DQ23 1.5/1.35V(VDDQ_M0)/-
IO(Z) -
IO(Z) -
54 DBSC3
Z
74 DBSC3
Z
*
D17 M0DQ9
1.5/1.35V(VDDQ_M0)/-
F25 M0DQS2
1.5/1.35V(VDDQ_M0)/-
IO(Z)
-
IO(Z
*
)
-
55
DBSC3 Z
75
DBSC3 Z
*
B19
M0DQ10 1.5/1.35V(VDDQ_M0)/-
E25
M0DQS2# 1.5/1.35V(VDDQ_M0)/-
IO(Z) -
IO(Z
*
) -
56 DBSC3
Z
76 DBSC3
Z
B20 M0DQ11
1.5/1.35V(VDDQ_M0)/-
F22 M0DM2
1.5/1.35V(VDDQ_M0)/-
IO(Z)
-
O(Z)
-
57
DBSC3 Z
77
DBSC3 P
D19
M0DQ12 1.5/1.35V(VDDQ_M0)/-
J21
VDDQ_M0DPLL2 -
IO(Z) -
P -
58 DBSC3
Z
78 DBSC3
P
E19 M0DQ13
1.5/1.35V(VDDQ_M0)/-
H21 VSSQ_M0DPLL2
GND(VDDQ_M0DPLL2)/-
IO(Z)
-
P
-
59
DBSC3 Z
79
DBSC3 P
B18
M0DQ14 1.5/1.35V(VDDQ_M0)/-
G23
M0VREFDQ1 1.5/1.35V(VDDQ_M0)/-
IO(Z) -
P -
60 DBSC3
Z
80 DBSC3
Z
E18 M0DQ15
1.5/1.35V(VDDQ_M0)/-
J23 M0DQ24
1.5/1.35V(VDDQ_M0)/-
IO(Z)
-
IO(Z)
-
2/3 (DBSC3)
Note: No.47, 48, 61, 62, 74 and 75 (M0DQSx and M0DQSx#) pin states during POR and default state:
The drivers output states are both high-impedance (Z), and the internal circuit controls pin levels as low-level for
the MnDQSx pin and high-level for the MnDQSx# pin respectively.