M30870T-EPB User’s Manual
1. Outline
REJ10J0482-0300 Rev.3.00 February 16, 2006
1.4 Specifications
Tables 1.5 and 1.6 list the specifications of the M30870T-EPB.
Table 1.5 M30870T-EPB specifications (1/2)
Applicable MCUs
M32C/87 Group
Evaluation MCU
M3087BFLGP
ROM size: 1024 KB + 4 KB, RAM size: 48 KB
Usable mode
Single-chip mode
Memory expansion mode
Microprocessor mode
Maximum operating frequency*
VCC1 = VCC2 = 4.2 to 5.5 V: 32 MHz
VCC1 = VCC2 = 3.0 to 5.5 V: 24 MHz
Dual-power supply specification
(4.8 V
≤
VCC1
≤
5.5 V and 3.0 V
≤
VCC2 < VCC1): 24MHz
Applicable power supply
3.0--5.5 V
Basic debugging functions
- Download
- Software break (max. 64 points)
- Program execution/stop (allows free-run execution supporting software breaks)
- Memory reference/setting (reference/setting C-variables, run-time execution)
- Register reference/setting
- Disassemble display
- C-level debugging, etc.
Real-time trace function
- 256K-cycle bus information recordable
(Bus, external trigger, time stamp)
- 5 trace modes supported (Break/Before/About/After/Full)
- Can be recorded ON/OFF by events
Real-time RAM monitor function
- 4,096 bytes (256 bytes x16)
- Data/last access result
Hardware break function
8 points (Execution address, bus detection, interrupt, external trigger signal)
Execution time measurement function
Time between program start and stop
Maximum/minimum/average execution time and pass count of specified four
zones.
Count clock: Equal to MCU Clock or 16 MHz
C0 coverage
8,192 KB (256 KB x 32 blocks)
External trigger input/event output
External trigger input (MCU-dependent-voltage CMOS level x8) or event output
(break x1, event x7)
Expansion emulation memory
-
Maximum operating frequency
32 MHz 1
Φ
+ 1
Φ
Specifiable areas
Max. 4 areas
Area size
Contiguous 256 KB range or contiguous 1 MB range
(mixed setting of 256 KB range and 1 MB range is available)
Emulation memory size
4 MB for 4 areas
Specifiable bank
- For area size 256 KB
X0h, X4h, X8h, XCh banks
e.g.) 20 bank, 64 bank, A8 bank, EC bank etc.
- For area size 1 MB
X0h
hank
e.g.) 20 bank, 40 bank, 80 bank, A0 bank etc.
* Notes on Using This Product
If using this product when the voltage of VCC1 is higher than that of VCC2, the CPU clock must be 24 MHz or less.
If using a CPU clock of more than 24MHz, set the SFR area of the intelligent I/O function to 2-wait (set the PM13 bit to "1")
when reading this area.
These precautions only need to be observed when using an emulator, and does not apply for the actual MCU.
Page 17 of 104