OUTPUT CONFIGURATION
H a l f D u p l e x O p e r a t i o n
The function of jumpers J7 and J9 is to configure
t h e c o m m u n i c a t i o n c h a n n e l f o r h a l f o r f u l l d u p l e x
operation. Full duplex operation requires a connection
between pins 5 and 6 of the jumper block. Half duplex
o p e r a t i o n r e q u i r e s o n e j u m p e r c o n n e c t e d v e r t i c a l l y
across jumper J7 for channel 1 or J9 for channel 2 (see
f i g u r e 1 7 ) . T h i s c o n n e c t i o n a l l o w s t h e t r a n s m i t t e r t o
b e e n a b l e d a n d d i s a b l e d u s i n g t h e d a t a t e r m i n a l r e a d y
( D T R ) o r r e q u e s t t o s e n d ( R T S ) o u t p u t s c o n t r o l l e d
through the modem control register of the 16450/16550.
If a jumper is installed between pins 1 and 5, the
o u t p u t d r i v e r s a r e c o n t r o l l e d b y t h e A C E ' s D T R s i g n a l .
S e t t i n g D T R ( l o g i c 1 ) e n a b l e s t h e d r i v e r s f o r b o t h t h e
d a t a a n d a u x i l i a r y c h a n n e l o u t p u t s w h i l e c l e a r i n g D T R
( l o g i c 0 ) f o r c e s b o t h o u t p u t s t o a h i g h i m p e d a n c e
state. If the jumper is installed between pins 2 and 6
t h e l o g i c a l s e n s e o f D T R i s i n v e r t e d . T h a t i s ,
c l e a r i n g D T R ( l o g i c 0 ) e n a b l e s t h e t r a n s m i t t e r d r i v e r s
w h i l e s e t t i n g D T R ( l o g i c 1 ) f o r c e s t h e o u t p u t s t o a
high impedance state.
If a jumper is installed between pins 3 and 7, the
o u t p u t d r i v e r s a r e c o n t r o l l e d b y t h e A C E ' s R T S s i g n a l .
S e t t i n g R T S ( l o g i c 1 ) e n a b l e s t h e d r i v e r s f o r b o t h t h e
d a t a a n d a u x i l i a r y c h a n n e l o u t p u t s w h i l e c l e a r i n g R T S
( l o g i c 0 ) f o r c e s b o t h o u t p u t s t o a h i g h i m p e d a n c e
state. If the jumper is installed between pins 4 and 8
t h e l o g i c a l s e n s e o f R T S i s i n v e r t e d . T h a t i s ,
c l e a r i n g R T S ( l o g i c 0 ) e n a b l e s t h e t r a n s m i t t e r d r i v e r s
w h i l e s e t t i n g R T S ( l o g i c 1 ) f o r c e s t h e o u t p u t s t o a
high impedance state.
C A U T I O N : W h e n o p e r a t i n g i n h a l f d u p l e x m o d e , t h e
t r a n s m i t t e r m u s t b e d i s a b l e d b e f o r e
r e c e i v i n g a n y i n f o r m a t i o n . F a i l u r e t o d o
s o w i l l r e s u l t i n t w o o u t p u t d r i v e r s b e i n g
c o n n e c t e d t o g e t h e r w h i c h m a y c a u s e d a m a g e
t o t h e a d a p t e r , t h e c o m p u t e r , a n d / o r t h e
peripheral equipment.
Содержание DS-202
Страница 5: ...Figure 1 DS 202 DS 302 component layout ...