95
Philips Semiconductors
Preliminary User Manual
LPC2119/2129/2292/2294
ARM-based Microcontroller
102
O
P1.20
TRACESYNC
Trace Synchronization. Standard I/O port with internal pull-up.
LOW on this pin while RESET is LOW enables pins P1.25:16 to
operate as a Trace port after reset.
95
O
P1.21
PIPESTAT0
Pipeline Status, bit 0. Standard I/O port with internal pull-up.
86
O
P1.22
PIPESTAT1
Pipeline Status, bit 1. Standard I/O port with internal pull-up.
82
O
P1.23
PIPESTAT2
Pipeline Status, bit 2. Standard I/O port with internal pull-up.
70
O
P1.24
TRACECLK
Trace Clock. Standard I/O port with internal pull-up.
60
I
P1.25
EXTIN0
External Trigger Input. Standard I/O with internal pull-up.
52
I/O
P1.26
RTCK
Returned Test Clock output. Extra signal added to the JTAG
port. Assists debugger synchronization when processor
frequency varies. Bi-directional pin with internal pullup. LOW on
this pin while RESET is LOW enables pins P1.31:26 to operate
as a Debug port after reset.
144
O
P1.27
TDO
Test Data out for JTAG interface.
140
I
P1.28
TDI
Test Data in for JTAG interface.
126
I
P1.29
TCK
Test Clock for JTAG interface.
113
I
P1.30
TMS
Test Mode Select for JTAG interface.
43
I
P1.31
TRST
Test Reset for JTAG interface.
P2.0
to
P2.31
98,105,106,10
8,109,114-
118,120,124,1
25,127,129-
134,136,137,1,
10-13,16-20
I/O
Port 2:
Port 2 is a 32-bit bi-directional I/O port with individual direction controls for each bit.
The operation of port 2 pins depends upon the pin function selected via the Pin Connect
Block.
98
I/O
P2.0
D0
External memory data line 0.
105
I/O
P2.1
D1
External memory data line 1.
106
I/O
P2.2
D2
External memory data line 2.
108
I/O
P2.3
D3
External memory data line 3.
109
I/O
P2.4
D4
External memory data line 4.
Table 56: Pin description for LPC2292/2294
Pin
Name
LQFP144
Pin #
Type
Description