
NXP Semiconductors
QN902x
User Manual of QN902x
UM10996
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2018. All rights reserved.
User Manual
Rev 1.3
— 05 November 2018
29 of 128
8
RW
0
BUCK_PMDR
REVD
7
RW
0
BUCK_NMDR
REVD
6
RW
0
PA_GAIN[4]
Together with PA_GAIN[0-3], PA_GAIN[0-4]
means:
11111---------- 4dBm
01111---------- 3dBm
11110---------- 2dBm
01110---------- 1dBm
01101---------- 0dBm
01100---------- -2dBm
01010---------- -4dBm
01001---------- -6dBm
01000---------- -8dBm
00110---------- -10dBm
00101---------- -12dBm
00100---------- -14dBm
00010---------- -16dBm
00001---------- -18dBm
00000---------- -20dBm
5
RW
0
XSP_CSEL
Write ‘
1
’
.
4
RW
0
SLEEP_TRIG
When it is 1, sleep counter registers of BLE can be
reloaded during BLE deep sleep state.
3-0
RW
1111b
NC[3-0]
Reserved.
ADDITION_CTRL
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
SVE
R
SVE
R
SVE
R
SVE
R
SVE
R
SVE
R
SVE
R
SVE
R
SVE
R
SVE
R
SVE
R
SVE
R
SVE
R
SVE
RSV
E
R
SVE
R
SVE
BUC
K_T
M
O
S_B
A
K
BUC
K_BM_B
A
K
HALF_
LO
_O
PC
U
R
EN
_R
XD
A
C
TX_P
LL
_P
FD
_
D
IS
R
X_P
LL
_P
FD
_
D
IS
C
A
LI_R
EDU
C
E
R
EF
_R
EDU
C
E_
I
XA
D
D
_C
D
IS_
XP
D
_D
LY
PA
_C
KEN
_S
EL
D
C
_C
A
L_MO
D
E
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Description of Word
Bit
Type
Reset
Name
Description
31-15
R
0
RSVE
14-12
RW
000b
BUCK_TMOS_BAK
Write ‘111b’
11-10
RW
00b
BUCK_BM_BAK