![NXP Semiconductors QN902 Series Скачать руководство пользователя страница 118](http://html1.mh-extra.com/html/nxp-semiconductors/qn902-series/qn902-series_user-manual_1722213118.webp)
NXP Semiconductors
QN902x
User Manual of QN902x
UM10996
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2018. All rights reserved.
User Manual
Rev 1.3
— 05 November 2018
118 of 128
Read back 0 For LOW or HIGH level.
1 For falling edge or rising edge.
02Ch
INTTYPECLR
Interrupt type clear [31:0]:
Write 1 Clear the interrupt type bit.
0 No effect.
Read back 0 For LOW or HIGH level.
1 For falling edge or rising edge.
030h
INTPOLSET
Polarity-level, edge IRQ configuration [31:0]:
Write 1 Set the interrupt polarity bit.
0 No effect.
Read back 0 For LOW level or falling edge.
1 For HIGH level or rising edge.
034h
INTPOLCLR
Polarity-level, edge IRQ configuration [31:0]:
Write 1 Clear the interrupt polarity bit.
0 No effect.
Read back 0 For LOW level or falling edge.
1 For HIGH level or rising edge.
038h
INTSTATUS
IRQ status clear Register [31:0]
Write 1 To clear the interrupt request.
0 No effect.
Read back [31:0] IRQ status Register.
400h~7FCh
MASKBYTE7TO0
Bits [9:2] of the address value are used as enable bit
mask for the access
[31:8] Not used. Write is ignored, and read as 0.
[7:0] Data for lower byte access, with [9:2] of address
value use as enable mask for each bit.
800h~BFCh
MASKBYTE15TO8 Bits [9:2] of the address value are used as enable bit
mask
for the access:
[31:16],[7:0] Not used. Write is ignored, and read as
0.
[15:8] Data for lower byte access, with [9:2] of
address value use as enable mask for each bit.
000h~3FCh
MASKBYTE23TO1
6
Bits [9:2] of the address value are used as enable bit
mask
for the access:
[31:24],[15:0] Not used. Write is ignored, and read as
0.
[23:16] Data for lower byte access, with [9:2] of
address value use as enable mask for each bit.
400h~7FCh
MASKBYTE31TO2
4
Bits [9:2] of the address value are used as enable bit
mask
for the access:
[23:0] Not used. Write is ignored, and read as 0.
[31:24] Data for lower byte access, with [9:2] of
address value use as enable mask for each bit.
Register Description