![NXP Semiconductors PN7462AU Скачать руководство пользователя страница 99](http://html1.mh-extra.com/html/nxp-semiconductors/pn7462au/pn7462au_quick-start-manual_1721878099.webp)
NXP Semiconductors
UM10883
PN7462 family Quick Start Guide - Development Kit
UM10883
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.6 — 14 May 2018
319816
99 of 120
Fig 92. HIF demo architecture
The GPIOs of LPC and PN7462AU are used to determine which functionality of this
example has to be executed (GPIO6,7,8). It is also used to select the host interface or
master interface to be used (GPIO4,5). For each different functionality, a different
MCUXpresso project is required for LPC1769 side while PN7462AU is running the
phExHif MCUXpresso project.
The phExHIF indicates its readiness to LPC1769 through GPIO1 of PN7462AU
connected to GPIO0.0 of LPC1769 (APP ready pin).
To run HIF example with PNEV7462C board, soldering an additional wire to access the
PN7462AU IRQ line is needed. The IRQ line marked on the following picture: