![NXP Semiconductors PN7462AU Скачать руководство пользователя страница 21](http://html1.mh-extra.com/html/nxp-semiconductors/pn7462au/pn7462au_quick-start-manual_1721878021.webp)
NXP Semiconductors
UM10883
PN7462 family Quick Start Guide - Development Kit
UM10883
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.6 — 14 May 2018
319816
21 of 120
3.2.1.4 HSUART Interface configuration
The yellow marked jumpers (Fig 21) needs to be set to select HSUART host interface.
This will connect the UART_RX of the PN7462AU to the I/O P0(0), UART_TX of the
PN7462AU to the I/O P0(1) of the LPCXpresso board extension m-bed connector.
Fig 21. Host Interface selection - HSU
In case that external host needs to be connected to the PN7462 over HSUART interface
then corresponding HSUART interface lines (RX, TX, CTS, RTS) can be accessed
directly on the JP32 according the Table 3 and additional jumper configuration is not
needed.
3.2.2 Debug interface
The PNEV7462B board is equipped with a SWD interface. The SWD 10-pin Cortex
connector is placed in the bottom left corner of the board. LPC-Link 2 standalone debug
probe can be used to flash or debug application on the PN7462AU as illustrated on the
Fig 22.
Fig 22. JTAG/SWD debug probe connector
LPC-LINK2