
Test Setups
MC92602 Reduced Interface SerDes Design Verification Board User’s Guide, Rev. 3
4-2
Freescale Semiconductor
4.1.1
Test Setup for Full-Speed Mode
Figure 4-1
depicts the test setup for MC92602 in full-speed mode (HSE = ‘0’). The control bits are set as
follows:
•
REPE = ‘1’
•
TBIE = ‘1’
All other control bits are set to ‘0,’ except RESET, which is initially set to ‘0,’ then transitioned to ‘1’ to
start the MC92602.
Figure 4-1. Full Speed Serial Link Test Setup
4.1.2
Test Setup for Half-Speed Mode
Serial link testing may also be performed using half-speed mode (HSE = ‘1’). This reduces all frequencies
in the setup by a factor of two.
Figure 4-2
depicts the serial link test setup for using HSE and using a
divide-by-10 prescaler.
Figure 4-2. Half-Speed Serial Link Test Setup
CK
Error Detector
D
CK Pattern Generator
D
Bit Error Rate Tester
Clean
Clock
1.25 GHz
Power
Splitter
Prescaler
Divide-by-10
Ser
ial
D
a
ta
Reference
Clock
125 MHz
DC Blocker
CK_OUT
RF Source
MC92602DVB
(Repeater Mode)
MC92602DVB
(Repeater Mode)
RF Source
CK
Error Detector
D
CK Pattern Generator
D
Bit Error Rate Tester
Clean
Clock
625 GHz
Power
Splitter
Prescaler
Divide-by-10
MC92602DVB
Ser
ial Data
Reference
Clock
62.5 MHz
(Repeater Mode)
DC Blocker
Содержание MC92602
Страница 1: ...MC92602 Reduced Interface SerDes Design Verification Board User s Guide MC92602DVBUG Rev 3 06 2005...
Страница 2: ......
Страница 47: ...BackCover...