M68HC16 Z SERIES
I-14
USER’S MANUAL
low voltage
transfer
data flow
size and direction
write collision
SPI finished interrupt enable (SPIFIE)
0
SPIF
1,
SPIFIE
0
SPSR
,
0,
SRAM
address map
array address mapping
features
normal access
registers
array base address register
high (RAMBAH)
low (RAMBAL)
array base address registers
high/low (RAMBAH/BAL)
module configuration register (RAMMCR)
,
test register (RAMTST)
,
reset
standby and low-power stop operation
SS
,
,
,
10-12
Standard non-return to zero (NRZ)
,
,
Star-point ground system
Start bit (beginning of data frame)
,
State machine
,
STEXT
,
STOP
,
,
,
,
,
D-23
D-25
,
,
,
enable (S)
,
Stop
mode
external clock (STEXT)
,
SIM clock (STSIM)
,
prescaler (STOPP)
SCI end of data frame bit
,
STOPP
D-68
STRB (address strobe/data strobe) bit
,
,
Stress conditions
STS
STSIM
,
Successive approximation register (SAR)
Supervisor
/unrestricted data space (SUPV)
ADC
GPT
MCCI
,
QSM
SIM
,
SUPV
,
,
,
,
,
SW
SWE
,
SWP
,
SWSR
SWT
,
Symbols
Synchronous exceptions
SYNCR
,
Synthesizer lock flag (SLOCK)
SYPCR
SYS
System
clock
output (CLKOUT)
sources
frequencies
16.78 MHz
20.97 MHz
25.17 MHz
integration module.
See SIM
reset (SYS)
test register
(SIMTR)
E (SIMTRE)
–T–
TC
,
,
TCIE
,
,
,
TCNT
,
D-70
TCTL
2
TDR
TDRE
,
,
TE
,
D-42
,
Test submodule reset (TST)
TFLG
TFLG
1 11-12
TFLG2
Thermal characteristics
Thre
e-
state control (TSC)
TI4/O5
2
TIC
TIE
,
,
,
Timer
counter (TCNT)
overflow
flag (TOF)
D-74
interrupt enable (TOI) bit
prescaler/PCLK select (CPR) field
TMSK
2
TMSK1
TMSK2
TOC
TOF
TOI
D-73
TR
2
Transfer length options
Transistion-sensitivity
8
Transmit
complete
(TC) flag
MCCI
,
QSM
,
interrupt enable (TCIE)
MCCI
,
QSM
,
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..