M68HC16 Z SERIES
I-4
USER’S MANUAL
–D–
DAC capacitor array (C
DAC
)
DATA
Data
and size acknowledge (DSACK).
See DSACK
bus
mode selection
0
signals (DATA)
frame
,
multiplexer
5
strobe (DS).
See DS
DATA (definition)
DC characteristics
16.78 MHz
20.97 MHz
25.17 MHz
low voltage, 16.78 MHz
DDRE
,
DDRF
,
DDRGP
D-69
DDRM
8
DDRQS
,
,
,
Delay
after transfer (DT)
,
before SCK (DSCKL)
Designated CPU space
Design-Net database
Development
support for CPU16
tools and support
Digital
control subsystem
signal processing (DSP)
Divider/counter
Double
-buffered
,
,
,
bus fault
DREG
Driver types
DS
,
,
,
,
,
,
DSACK
,
,
,
,
,
,
,
,
,
external/internal generation
option fields
signal effects
source specification in asynchronous mode
,
DSCK
DSCKL
DSCLK
DSI
DSO
DSP
DT
DTL
Dynamic bus sizing
–E–
EBI
ECLK
bus timing
16.78 MHz
20.97 MHz
25.17 MHz
low voltage
output timing diagram
EDGE
2
Edg
e-
detection logic
EDGExA/B
EDIV
,
EK
Electrical characteristics
EMUL
Emulation mode control (EMUL)
Ending queue pointer (ENDQP)
0
ENDQP
,
0
EQUATES.ASM
Error
conditions
,
detection circuitry
EV
Event counting mode
Exception
asynchronous
definition
multiple
processing
sequence
stack frame
format
synchronous
types
vector
,
table
Execution
process
unit
5
EXOFF
EXT
EXTAL
,
Extended addressing modes
Extension
bit overflow flag (EV)
field (SK)
fields
External
bus
arbitration
clock
division bit (EDIV)
,
operation during LPSTOP
signal (ECLK)
interface (EBI)
control signals
circuit settling time
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..