M68HC16 Z SERIES
ELECTRICAL CHARACTERISTICS
USER’S MANUAL
A-43
Table A-26 25.17-MHz ECLK Bus Timing
(V
DD
and V
DDSYN
= 5.0 Vdc
±
5%, V
SS
= 0 Vdc, T
A
= T
L
to T
H
)
1
NOTES:
1. All AC timing is shown with respect to V
IH
/V
IL
levels unless otherwise noted.
Num
Characteristic
Symbol
Min
Max
Unit
E1
ECLK Low to Address Valid
2
2. When previous bus cycle is not an ECLK cycle, the address may be valid before ECLK goes low.
t
EAD
—
40
ns
E2
ECLK Low to Address Hold
t
EAH
10
—
ns
E3
ECLK Low to CS Valid (CS Delay)
t
ECSD
—
100
ns
E4
ECLK Low to CS Hold
t
ECSH
10
—
ns
E5
CS Negated Width
t
ECSN
20
—
ns
E6
Read Data Setup Time
t
EDSR
25
—
ns
E7
Read Data Hold Time
t
EDHR
5
—
ns
E8
ECLK Low to Data High Impedance
t
EDHZ
—
40
ns
E9
CS Negated to Data Hold (Read)
t
ECDH
0
—
ns
E10
CS Negated to Data High Impedance
t
ECDZ
—
1
t
cyc
E11
ECLK Low to Data Valid (Write)
t
EDDW
—
2
t
cyc
E12
ECLK Low to Data Hold (Write)
t
EDHW
5
—
ns
E13
CS Negated to Data Hold (Write)
t
ECHW
0
—
ns
E14
Address Access Time (Read)
3
3. Address access time = t
Ecyc
– t
EAD
– t
EDSR
.
t
EACC
255
—
ns
E15
Chip-Select Access Time (Read)
4
4. Chip select access time = t
Ecyc
– t
ECSD
– t
EDSR
.
t
EACS
195
—
ns
E16
Address Setup Time
t
EAS
—
1/2
t
cyc
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..