UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
445 of 464
NXP Semiconductors
UM10850
Chapter 33: Supplementary information
33.4 Tables
Table 1. Main SRAM configuration . . . . . . . . . . . . . . . . . 11
Table 2. Connection of interrupt sources to the NVIC . .15
Table 3. Register overview: NVIC (base address
0xE000 E000) . . . . . . . . . . . . . . . . . . . . . . . . .17
Table 4. Interrupt Set-Enable Register 0 register . . . . .19
Table 5. Interrupt Set-Enable Register 1 register . . . . .20
Table 6. Interrupt Clear-Enable Register 0 . . . . . . . . . .20
Table 7. Interrupt Clear-Enable Register 1 register . . . .20
Table 8. Interrupt Set-Pending Register 0 register . . . .21
Table 9. Interrupt Set-Pending Register 1 register . . . .21
Table 10. Interrupt Clear-Pending Register 0 register . . .21
Table 11. Interrupt Clear-Pending Register 1 register . . .21
Table 12. Interrupt Active Bit Register 0 . . . . . . . . . . . . .22
Table 13. Interrupt Active Bit Register 1 . . . . . . . . . . . . .22
Table 14. Interrupt Priority Register 0 . . . . . . . . . . . . . . .22
Table 15. Interrupt Priority Register 1 . . . . . . . . . . . . . . .22
Table 16. Interrupt Priority Register 2 . . . . . . . . . . . . . . .23
Table 17. Interrupt Priority Register 3 . . . . . . . . . . . . . . .23
Table 18. Interrupt Priority Register 4 . . . . . . . . . . . . . . .24
Table 19. Interrupt Priority Register 5 . . . . . . . . . . . . . . .24
Table 20. Interrupt Priority Register 6 . . . . . . . . . . . . . . .24
Table 21. Interrupt Priority Register 7 . . . . . . . . . . . . . . .25
Table 22. Interrupt Priority Register 8 . . . . . . . . . . . . . . .25
Table 23. Interrupt Priority Register 9 . . . . . . . . . . . . . . .25
Table 24. Interrupt Priority Register 10 . . . . . . . . . . . . . .26
Table 25. Software Trigger Interrupt Register (STIR) . . . .26
Table 26. SYSCON pin description . . . . . . . . . . . . . . . . .28
Table 27. Register overview: Main system configuration
(base address 0x4000 0000) . . . . . . . . . . . . . .30
Table 28. Register overview: Asynchronous system
configuration (base address 0x4008 0000) . . .31
Table 29. Register overview: Other system configuration
(base address 0x4002 C000) . . . . . . . . . . . . .32
Table 30. AHB matrix priority register 0 (AHBMATPRIO,
address 0x4000 0004) bit description. . . . . . . .32
Table 31. System tick timer calibration register
Table 32. NMI source selection register (NMISRC, address
0x4000 001C) bit description . . . . . . . . . . . . . .33
Table 33. Asynchronous APB Control register
Table 34. System reset status register (SYSRSTSTAT,
address 0x4000 0040) bit description. . . . . . . .34
Table 35. Peripheral reset control register 0
Table 36. Peripheral reset control register 1
Table 37. Peripheral reset control set register 0
Table 38. Peripheral reset control set register 1
(PRESETCTRLSET1, address 0x4000 0050) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Table 39. Peripheral reset control clear register 0
Table 40. Peripheral reset control clear register 1
Table 41. POR captured PIO status register 0
Table 42. POR captured PIO status register 1
Table 43. Reset captured PIO status register 0
Table 44. Reset captured PIO status register 1
Table 45. Main clock source select register A
Table 46. Main clock source select register B
Table 47. ADC clock source select (ADCCLKSEL, address
0x4000 008C) bit description . . . . . . . . . . . . . . 39
Table 48. CLKOUT clock source select register
Table 49. CLKOUT clock source select register
Table 50. System PLL clock source select register
Table 51. AHB Clock Control register 0 (AHBCLKCTRL0,
address 0x4000 00C0) bit description . . . . . . 41
Table 52. AHB Clock Control register 1 (AHBCLKCTRL1,
address 0x4000 00C4) bit description . . . . . . 42
Table 53. Clock control set register 0 (AHBCLKCTRLSET0,
address 0x4000 00C8) bit description . . . . . . . 42
Table 54. Clock control set register 1 (AHBCLKCTRLSET1,
address 0x4000 00CC) bit description. . . . . . . 42
Table 55. Clock control clear register 0
Table 56. Clock control clear register 1
Table 57. SYSTICK clock divider (SYSTICKCLKDIV,
address 0x4000 00E0) bit description . . . . . . . 43
Table 58. System clock divider register (AHBCLKDIV,
address 0x4000 0100) bit description . . . . . . . 43