UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
41 of 464
NXP Semiconductors
UM10850
Chapter 4: LPC5410x System configuration (SYSCON)
4.5.22 AHB Clock Control register 0
The AHBCLKCTRL0 register enables the clocks to individual system and peripheral
blocks. The system clock (bit 0) provides the clock for the AHB, the APB bridge, the CPU,
the SYSCON block, and the PMU. This clock cannot be disabled.
for details of SRAM configuration.
Table 51.
AHB Clock Control register 0 (AHBCLKCTRL0, address 0x4000 00C0) bit description
Bit
Symbol
Description
Reset value
after boot
0
-
Reserved. This read-only bit cannot be cleared.
1
1
ROM
Enables the clock for the Boot ROM. 0 = Disable; 1 = Enable.
1
2
-
Reserved. Read value is undefined, only zero should be written.
0
3
SRAM1
Enables the clock for SRAM1. 0 = Disable; 1 = Enable.
1
4
SRAM2
Enables the clock for SRAM2. 0 = Disable; 1 = Enable.
0
6:5
-
Reserved. Read value is undefined, only zero should be written.
0
7
FLASH
Enables the clock for the flash controller. 0 = Disable; 1 = Enable. This clock is
needed for flash programming, not for flash read.
1
8
FMC
Enables the clock for the Flash accelerator. 0 = Disable; 1 = Enable. This clock is
needed if the flash is being read.
1
10:9
-
Reserved. Read value is undefined, only zero should be written.
0
11
INPUTMUX
Enables the clock for the input muxes. 0 = Disable; 1 = Enable.
0
12
-
Reserved. Read value is undefined, only zero should be written.
0
13
IOCON
Enables the clock for the IOCON block. 0 = Disable; 1 = Enable.
0
14
GPIO0
Enables the clock for the GPIO0 port registers. 0 = Disable; 1 = Enable.
0
15
GPIO1
Enables the clock for the GPIO1 port registers. 0 = Disable; 1 = Enable.
0
17:16
-
Reserved. Read value is undefined, only zero should be written.
0
18
PINT
Enables the clock for the pin interrupt block.0 = Disable; 1 = Enable.
0
19
GINT
Enables the clock for the grouped pin interrupt block. 0 = Disable; 1 = Enable.
0
20
DMA
Enables the clock for the DMA controller. 0 = Disable; 1 = Enable.
0
21
CRC
Enables the clock for the CRC engine. 0 = Disable; 1 = Enable.
0
22
WWDT
Enables the clock for the Watchdog Timer. 0 = Disable; 1 = Enable.
0
23
RTC
Enables the clock for the RTC. 0 = Disable; 1 = Enable.
0
25:24
-
Reserved. Read value is undefined, only zero should be written.
0
26
MAILBOX
Enables the clock for the Mailbox. 0 = Disable; 1 = Enable. Present on LPC54102
devices
0
27
ADC0
Enables the clock for the ADC0 register interface. 0 = Disable; 1 = Enable.
0
31:28
-
Reserved. Read value is undefined, only zero should be written.
0