UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
36 of 464
NXP Semiconductors
UM10850
Chapter 4: LPC5410x System configuration (SYSCON)
4.5.8 Peripheral reset control set register 0
Writing a 1 to a bit position in PRESETCTRLSET0 sets the corresponding position in
PRESETCTRL0. This is a write-only register. For bit assignments, see
.
4.5.9 Peripheral reset control set register 1
Writing a 1 to a bit position in PRESETCTRLSET1 sets the corresponding position in
PRESETCTRL1. This is a write-only register. For bit assignments, see
.
4.5.10 Peripheral reset control clear register 0
Writing a 1 to a bit position in PRESETCTRLCLR0 clears the corresponding position in
PRESETCTRL0. This is a write-only register. For bit assignments, see
.
21:11
-
Reserved. Read value is undefined, only zero should be written.
0
22
CT32B2_RST
CT32B2 reset control.
0 = Clear reset to this function.
1 = Assert reset to this function.
0
25:23
-
Reserved. Read value is undefined, only zero should be written.
0
26
CT32B3_RST
CT32B3 reset control.
0 = Clear reset to this function.
1 = Assert reset to this function.
0
27
CT32B4_RST
CT32B4 reset control.
0 = Clear reset to this function.
1 = Assert reset to this function.
0
31:28
-
Reserved. Read value is undefined, only zero should be written.
-
Table 36.
Peripheral reset control register 1 (PRESETCTRL1, address 0x4000 0048) bit description
Bit
Symbol
Description
Reset value
Table 37.
Peripheral reset control set register 0 (PRESETCTRLSET0, address 0x4000 004C) bit description
Bit
Symbol
Description
Reset value
31:0
RST_SET0
Writing ones to this register sets the corresponding bit or bits in the PRESETCTRL0
register, if they are implemented.
Bits that do not correspond to defined bits in PRESETCTRL0 are reserved and only
zeroes should be written to them.
-
Table 38.
Peripheral reset control set register 1 (PRESETCTRLSET1, address 0x4000 0050) bit description
Bit
Symbol
Description
Reset value
31:0
RST_SET1
Writing ones to this register sets the corresponding bit or bits in the PRESETCTRL1
register, if they are implemented.
Bits that do not correspond to defined bits in PRESETCTRL1 are reserved and only
zeroes should be written to them.
-
Table 39.
Peripheral reset control clear register 0 (PRESETCTRLCLR0, address 0x4000 0054) bit description
Bit
Symbol
Description
Reset value
31:0
RST_CLR0
Writing ones to this register clears the corresponding bit or bits in the
PRESETCTRL0 register, if they are implemented.
Bits that do not correspond to defined bits in PRESETCTRL0 are reserved and only
zeroes should be written to them.
-