UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
31 of 464
NXP Semiconductors
UM10850
Chapter 4: LPC5410x System configuration (SYSCON)
[1]
Reset Value reflects the data stored in defined bits only. Reserved bits assumed to be 0.
[2]
Depends on the source of the most recent reset.
[3]
Determined by the voltage levels on device pins upon power-on reset.
[4]
Determined by the voltage levels on device pins when a reset other than power-on reset occurs.
[5]
Part dependent.
CLKOUTDIV
R/W
0x10C
CLKOUT clock divider
0x0
FREQMECTRL
R/W
0x120
Frequency measure register
0x0
FLASHCFG
R/W
0x124
Flash wait states configuration
0x001A
FIFOCTRL
R/W
0x148
Serial interface FIFO enables
0
IRCCTRL
R/W
0x184
IRC oscillator control
RTCOSCCTRL
R/W
0x190
RTC oscillator 32 kHz output control
0x1
SYSPLLCTRL
R/W
0x1B0
PLL control
0x8000
SYSPLLSTAT
RO
0x1B4
PLL status
0x0
SYSPLLNDEC
R/W
0x1B8
PLL N decoder
0x0
SYSPLLPDEC
R/W
0x1BC
PLL P decoder
0x0
SYSPLLSSCTRL0
R/W
0x1C0
PLL spread spectrum control 0
0x0
SYSPLLSSCTRL1
R/W
0x1C4
PLL spread spectrum control 1
0x1000 0000
PDRUNCFG
R/W
0x210
Power configuration register
0xD80500
PDRUNCFGSET
WO
0x214
Set bits in PDRUNCFG
-
PDRUNCFGCLR
WO
0x218
Clear bits in PDRUNCFG
-
STARTER0
R/W
0x240
Start logic 0 wake-up enable register
0x0
STARTER1
R/W
0x244
Start logic 1 wake-up enable register
0x0
STARTERSET0
WO
0x248
Set bits in STARTER0
-
STARTERSET1
WO
0x24C
Set bits in STARTER1
-
STARTERCLR0
WO
0x250
Clear bits in STARTER0
-
STARTERCLR1
WO
0x254
Clear bits in STARTER1
-
CPUCTRL
R/W
0x300
CPU Control for multiple processors
0x4D
CPBOOT
R/W
0x304
Coprocessor Boot Address
0
CPSTACK
R/W
0x308
Coprocessor Stack Address
0
CPSTAT
RO
0x30C
Coprocessor Status
0
JTAGIDCODE
RO
0x3F4
JTAG ID code register
see table
DEVICE_ID0
RO
0x3F8
Part ID register
DEVICE_ID1
RO
0x3FC
Boot ROM and device revision register
Table 27.
Register overview: Main system configuration (base address 0x4000 0000)
…continued
Name
Access
Offset
Description
Reset value
[1]
Reference
Table 28.
Register overview: Asynchronous system configuration (base address 0x4008 0000)
Name
Access
Offset
Description
Reset value
Reference
ASYNCPRESETCTRL
R/W
0x000
Async peripheral reset control
0x0
ASYNCPRESETCTRLSET
WO
0x004
Set bits in ASYNCPRESETCTRL
-
ASYNCPRESETCTRLCLR
WO
0x008
Clear bits in ASYNCPRESETCTRL
-
ASYNCAPBCLKCTRL
R/W
0x010
Async peripheral clock control
0x0
ASYNCAPBCLKCTRLSET
WO
0x014
Set bits in ASYNCAPBCLKCTRL
-