UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
64 of 464
NXP Semiconductors
UM10850
Chapter 4: LPC5410x System configuration (SYSCON)
4.5.54 Asynchronous APB clock control register
This register controls how the clock selected for the asynchronous APB peripherals is
divided to provide the clock to the asynchronous peripherals. The clock will be stopped if
the DIV field is set to zero.
4.5.55 Asynchronous APB clock control set register
Writing a 1 to a bit position in ASYNCAPBCLKCTRLSET sets the corresponding position
in ASYNCAPBCLKCTRL. This is a write-only register. For bit assignments, see
Table 92.
Asynchronous peripheral reset control clear register (ASYNCPRESETCTRLCLR, address 0x4008 0008)
bit description
Bit
Symbol
Description
Reset value
31:0
ARST_CLR
Writing ones to this register clears the corresponding bit or bits in the
ASYNCPRESETCTRL register, if they are implemented.
Bits that do not correspond to defined bits in ASYNCPRESETCTRL are reserved and
only zeroes should be written to them.
-
Table 93.
Asynchronous APB clock control register (ASYNCAPBCLKCTRL, address 0x4008 0010) bit description
Bit
Symbol
Description
Reset value
0
-
Reserved. Read value is undefined, only zero should be written.
-
1
USART0
Controls the clock for USART0. 0 = Disable; 1 = Enable.
0
2
USART1
Controls the clock for USART1. 0 = Disable; 1 = Enable.
0
3
USART2
Controls the clock for USART2. 0 = Disable; 1 = Enable.
0
4
USART3
Controls the clock for USART3. 0 = Disable; 1 = Enable.
0
5
I2C0
Controls the clock for I2C0. 0 = Disable; 1 = Enable.
6
I2C1
Controls the clock for I2C1. 0 = Disable; 1 = Enable.
0
7
I2C2
Controls the clock for I2C2. 0 = Disable; 1 = Enable.
0
8
-
Reserved. Read value is undefined, only zero should be written.
-
9
SPI0
Controls the clock for SPI0. 0 = Disable; 1 = Enable.
0
10
SPI1
Controls the clock for SPI1. 0 = Disable; 1 = Enable.
0
12:11
-
Reserved. Read value is undefined, only zero should be written.
-
13
CT32B0
Controls the clock for CT32B0. 0 = Disable; 1 = Enable.
0
14
CT32B1
Controls the clock for CT32B1. 0 = Disable; 1 = Enable.
0
15
FRG0
Controls the clock for the Fractional Rate Generator used with the USARTs. 0 = Disable;
1 = Enable.
0
31:16
-
Reserved. Read value is undefined, only zero should be written.
-
Table 94.
Asynchronous APB clock control set register (ASYNCAPBCLKCTRLSET, address 0x4008 0014) bit
description
Bit
Symbol
Description
Reset value
31:0
ACLK_SET
Writing ones to this register sets the corresponding bit or bits in the
ASYNCAPBCLKCTRL register, if they are implemented.
Bits that do not correspond to defined bits in ASYNCPRESETCTRL are reserved and
only zeroes should be written to them.
-