UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
46 of 464
NXP Semiconductors
UM10850
Chapter 4: LPC5410x System configuration (SYSCON)
4.5.34 FIFO control register
This register is used to enable the System FIFO to provide DMA requests for individual
peripheral FIFOs. This replaces the specific peripheral DMa request.
11:7
-
-
Reserved
-
15:12
FLASHTIM
Flash memory access time. The number of system clocks used for flash accesses is
equal to FL1.
0x0
0x0
1 system clock flash access time (for system clock rates up to 12 MHz).
0x1
2 system clocks flash access time (for system clock rates up to 24 MHz).
0x2
3 system clocks flash access time (for system clock rates up to 48 MHz).
0x3
4 system clocks flash access time (for system clock rates up to 72 MHz).
0x4
5 system clocks flash access time (for system clock rates up to 84 MHz).
0x5
6 system clocks flash access time (for system clock rates up to 100 MHz).
others
“Value” + 1 system clocks flash access time.
31:16
-
-
Reserved
-
Table 62.
Flash configuration register (FLASHCFG, main syscon: address 0x4000 0124) bit description
Bit
Symbol
Value
Description
Reset
value
Table 63.
FIFO control register (FIFOCTRL, address 0x4000 0148) bit description
Bit
Symbol
Description
Reset value
0
U0TXFIFOEN
USART0 transmitter FIFO enable
0
1
U1TXFIFOEN
USART1 transmitter FIFO enable
0
2
U2TXFIFOEN
USART2 transmitter FIFO enable
0
3
U3TXFIFOEN
USART3 transmitter FIFO enable
0
4
SPI0TXFIFOEN
SPI0 transmitter FIFO enable
0
5
SPI1TXFIFOEN
SPI1 transmitter FIFO enable
0
6
-
Reserved
-
7
-
Reserved
-
8
U0RXFIFOEN
USART0 receiver FIFO enable
0
9
U1RXFIFOEN
USART1 receiver FIFO enable
0
10
U2RXFIFOEN
USART2 receiver FIFO enable
0
11
U3RXFIFOEN
USART3 receiver FIFO enable
0
12
SPI0RXFIFOEN
SPI0 receiver FIFO enable
0
13
SPI1RXFIFOEN
SPI1 receiver FIFO enable
0
31:14
-
Reserved
-