Revision 1.0
Register Descriptions
91
When bit 0 (
XBUS_DMEM_DMA
) is set, the RDP command buffer will
receive data from DMEM (see
$c8, $c9, $c10
).
On power-up, the
GCLK
,
PIPE_BUSY
, and
CMD_BUF_READY
bits are set,
the
DMA
_
BUSY
bit is undefined, and all other bits are 0.
When writing the RDP status register, the following bits are used.
Table 4-5
RSP Status Write Bits (CPU VIEW)
7
cr
R
RDP COMMAND buffer is ready.
8
db
R
RDP DMA is busy.
9
ev
R
RDP COMMAND END register is valid.
10
sv
R
RDP COMMAND START register is
valid.
bit
Description
0
(0x0001)
clear XBUS DMEM DMA.
1
(0x0002)
set XBUS DMEM DMA.
2
(0x0004)
clear FREEZE.
3
(0x0008)
set FREEZE.
4
(0x0010)
clear FLUSH.
5
(0x0020)
set FLUSH.
6
(0x0040)
clear TMEM COUNTER.
bit
field
Access
Mode
Description
Содержание Ultra64
Страница 2: ...2 ...
Страница 10: ...10 ...
Страница 12: ...12 Figure 6 2 buildtask Operation 137 ...
Страница 14: ...14 ...
Страница 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Страница 104: ...104 RSP Coprocessor 0 ...
Страница 150: ...150 Advanced Information ...
Страница 155: ...Revision 1 0 155 ...
Страница 248: ...248 Exceptions None ...
Страница 251: ...Revision 1 0 251 Exceptions None ...
Страница 254: ...254 Exceptions None ...
Страница 257: ...Revision 1 0 257 Exceptions None ...
Страница 293: ...Revision 1 0 293 Exceptions None ...
Страница 316: ...316 Exceptions None ...