Revision 1.0
223
Format:
srlv rd, rt, rs
Description:
The contents of general register
rt
are shifted right by the number of bits specified by the low-order
five bits of general register
rs,
inserting zeros into the high-order bits.
The result is placed in register
rd
.
Operation:
Exceptions:
None
SRLV
Shift Right Logical Variable
31
25
26
20
21
15
16
SPECIAL
rs
rt
6
5
5
rd
0
SRLV
5
5
6
11 10
6
5
0
0 0 0 0 0 0
0 0 0 0 0
0 0 0 1 1 0
SRLV
T:
s
GPR[rs]
4...0
GPR[rd]
0
s
|| GPR[rt]
31...s
Содержание Ultra64
Страница 2: ...2 ...
Страница 10: ...10 ...
Страница 12: ...12 Figure 6 2 buildtask Operation 137 ...
Страница 14: ...14 ...
Страница 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Страница 104: ...104 RSP Coprocessor 0 ...
Страница 150: ...150 Advanced Information ...
Страница 155: ...Revision 1 0 155 ...
Страница 248: ...248 Exceptions None ...
Страница 251: ...Revision 1 0 251 Exceptions None ...
Страница 254: ...254 Exceptions None ...
Страница 257: ...Revision 1 0 257 Exceptions None ...
Страница 293: ...Revision 1 0 293 Exceptions None ...
Страница 316: ...316 Exceptions None ...