270
Format:
vmadn vd, vs, vt
vmadn vd, vs, vt[e]
Description:
The 16-bit elements of vector register
vt
are multiplied on an element-by-element basis to the
elements of vector register
vs
, and added to bits 31...0 of the accumulator. This instruction is
designed for the mid partial product, multiplying a fraction (
vs
) times an integer (
vt
).
Bits 15...0 of the accumulator are clamped to 16 bit signed values and placed into vector register
vd
.
If an element specification
e
is present for vector register
vt
, the selected scalar element(s) of
vt
is
used as described below.
VMADN
of Mid Partial Products
Vector Multiply-Accumulate
31
25
26
20
21
15
16
0
COP2
e
vt
6
4
5
0 1 0 0 1 0
VMADN
1
1
5
5
vd
vs
5
10
6
11
6
VMADN
0 0 1 1 1 0
24
Содержание Ultra64
Страница 2: ...2 ...
Страница 10: ...10 ...
Страница 12: ...12 Figure 6 2 buildtask Operation 137 ...
Страница 14: ...14 ...
Страница 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Страница 104: ...104 RSP Coprocessor 0 ...
Страница 150: ...150 Advanced Information ...
Страница 155: ...Revision 1 0 155 ...
Страница 248: ...248 Exceptions None ...
Страница 251: ...Revision 1 0 251 Exceptions None ...
Страница 254: ...254 Exceptions None ...
Страница 257: ...Revision 1 0 257 Exceptions None ...
Страница 293: ...Revision 1 0 293 Exceptions None ...
Страница 316: ...316 Exceptions None ...