42
RSP Architecture
Figure 2-8
RSP Block Diagram
(si
gned/
uns/
m
ix
)
scala
r V
T
Acc
u
mul
ate
32bx
32 regis
ter f
ile
2R
1W
SU Pipel
ine
32b
its
48b +/-/
z-detect
3
2x16b
reg
ist
er fil
e
16*1
6->3
2b m
u
l
3R2
W
VU Pipeline
16 bit Slice, repli
cated 8 times
DM
em
4KByte
12
8bx
256
Shifter
load_data
IM
em
4K
By
te
6
4bx
512
Addr
PC
inst
st
ore_data
+/-
+8
pc
nex
t_pc
re
se
t_p
c
br
anch_p
c
<47:0
>
V
ar
ious
Ro
undi
ng
VCO
16
1
6
C
o
mp
le
me
nt
?
Shi
ft
Pr
i Enc
ROM
C
o
mp
le
me
nt
?
16
Sh
if
t R
ig
h
t
Re
ciprocal
cl
am
p
values
0’
s
0’
s
1
’s
==
Da
taI
n
Da
taOut
values
NOP
V
arious
shi
fts
Log
ica
l
Ops
S
tore
Lo
ad
Mux
es
Mux
es
EX
DF
RD
WB
IF
IF
RD
ACC
WB
MUL
Va
ri
o
u
s
bi
t ranges
+/
-
Содержание Ultra64
Страница 2: ...2 ...
Страница 10: ...10 ...
Страница 12: ...12 Figure 6 2 buildtask Operation 137 ...
Страница 14: ...14 ...
Страница 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Страница 104: ...104 RSP Coprocessor 0 ...
Страница 150: ...150 Advanced Information ...
Страница 155: ...Revision 1 0 155 ...
Страница 248: ...248 Exceptions None ...
Страница 251: ...Revision 1 0 251 Exceptions None ...
Страница 254: ...254 Exceptions None ...
Страница 257: ...Revision 1 0 257 Exceptions None ...
Страница 293: ...Revision 1 0 293 Exceptions None ...
Страница 316: ...316 Exceptions None ...