CHAPTER 2 PIN FUNCTION
PRELIMINARY
NEC confidential and Proprietary
19
2.2.2 ATM/POS
Interface
The ATM/POS interface transfers ATM cells or POS packets to and from an ATM/POS device.
ATM Interface
(1/2)
Pin Name
Serial No.
Address No.
I/O Level
Function
RXCLK
I
LVTTL
Receive clock input.
This pin inputs the clock, up to 104 MHz, used to transfer
receive data.
RXDATA[31:0]
O
LVTTL
Receive data output.
These pins form a 32-bit data bus through which receives
cell data is output to the ATM device. The data on this bus
is updated at the rising edge of RXCLK. RXDATA31 is the
MSB. RXDATA0 is the LSB.
RXSOC
O
LVTTL
Receive cell start position signal output.
This pin goes high during the clock cycle in which the first
byte of the receive cell is output to RXDATA, to post
notification to the ATM device.
RXENB_B
I
LVTTL
Receive enable signal input.
The ATM device enables or disables the receive cell data
output by the
µ
PD98413. The
µ
PD98413 samples
RXENB_B at the rising edge of RXCLK. When it detects
the low level of RXENB_B, it updates the output of RSOC
and RXDATA starting from the next clock cycle, and then
transfers the receive cell data. If RXENB_B is high, the
µ
PD98413 stops the output of RSOC and RXDATA,
starting from the next clock cycle.
RXPRTY
O
LVTTL
Receive data path parity.
This pin generates an odd parity bit for the output data on
RXDATA and outputs it from RXPRTY. The parity bit is
always output.
The parity bit to be generated can be changed to even parity
depending on the setting of the PARM bit of MDAPIR
register.
RXCLAV0-3
O
LVTTL
Receive cell available.
The
µ
PD98413 drives RXCLAV high if one or more cells of
receive data to be transferred exists in the receive FIFO, to
post notification to the ATM device. RXCLAV is held high if
one or more cells of valid data exists in the receive FIFO at
the 2 clock cycle or later after the start of output of the cell;
otherwise, RXCLAV goes low. RXCLAV0 corresponds to
PORT0, while RXCLAV3 corresponds to PORT3.
RXADDR[1:0]
I
LVTTL
Receive PHY address input.
These pins are used to input a port address for requesting
data output.
Содержание NEASCOT-P65
Страница 4: ...PRELIMINARY NEC confidential and Proprietary 4 MEMO ...
Страница 8: ...PRELIMINARY 8 MEMO ...
Страница 15: ...PRELIMINARY NEC confidential and Proprietary 15 CHAPTER 2 PIN FUNCTION 2 1 Pin Configuration TBD ...
Страница 16: ...CHAPTER 2 PIN FUNCTION PRELIMINARY NEC confidential and Proprietary 16 Pin Arrangement Table TBD ...
Страница 33: ...CHAPTER 2 PIN FUNCTION PRELIMINARY NEC confidential and Proprietary 33 2 2 13 Handling Unused Pins TBD ...
Страница 34: ...CHAPTER 2 PIN FUNCTION PRELIMINARY NEC confidential and Proprietary 34 2 2 14 Initial States of Each Pin TBD ...
Страница 35: ...PRELIMINARY NEC confidential and Proprietary 35 MEMO ...
Страница 114: ...CHAPTER 4 INTERFACES PRELIMINARY NEC confidential and Proprietary 114 7 Connection example TBD ...
Страница 135: ...CHAPTER 4 INTERFACES PRELIMINARY NEC confidential and Proprietary 135 ...
Страница 166: ...CHAPTER 5 REGISTERS PRELIMINARY NEC confidential and Proprietary 166 5 2 Register summary ...
Страница 167: ...CHAPTER 5 REGISTERS PRELIMINARY NEC confidential and Proprietary 167 ...
Страница 168: ...CHAPTER 5 REGISTERS PRELIMINARY NEC confidential and Proprietary 168 ...
Страница 303: ...CHAPTER 5 REGISTERS PRELIMINARY NEC confidential and Proprietary 303 MEMO ...
Страница 317: ...CHAPTER 6 JTAG BOUNDARY SCAN PRELIMINARY NEC confidential and Proprietary 318 MEMO ...