CHAPTER 4 INTERFACES
PRELIMINARY
NEC confidential and Proprietary
157
(4) Usage of Event Detection register and Event Termination registers
These registers indicate the statuses of the
25
events: Event detection and termination registers. By using
these registers, the CPU can check the occurrence and end of an event.
Figure 4-28 shows an example in which event LOS is detected by using the DSLER and TSLER registers. Each
mask register is cleared so that the setting of the bits of the DSLER and TSLER registers is reflected on the ICR
register. Similarly, the masking of the ICR register is cleared so that setting of the bits of the ICR register is
reflected on the interrupt signal.
If the LOS event is detected, the LOS bit of the DSLER register and the DSLER bit of the ICR register are set to
1, and the INT_B signal is asserted active. The CPU that receives an interrupt signal reads the ICR and DSLER
registers, in that order, to check the interrupt cause. When the CPU clears the LOS bit of the DSLER register,
the DSLER bit of the ICR register is also cleared to 0, and INT_B is deasserted inactive. The LOS bit of the
DSLER register remains set to 1 until it is cleared by the CPU.
If the LOS event ends, the LOS bit of the TSLER register and TSLER bit of the ICR register are set, and INT_B is
asserted active again. When the LOS bit of the TSLER register is cleared, INT_B is deasserted inactive. The
LOS bit of the TSLER register remains set to 1 until it is cleared by the CPU.
The SSLER register indicates the status of an event. The LOS bit of this register is set to 1 since LOS is
detected until it ends. The setting the bits of this register is not used as an interrupt cause. If both the TSLER
and TSLER bits of the ICR register are set when the register is read by the CPU, whether the LOS event has
been detected and ended, or whether it has ended and then has been detected, can be determined by checking
the status of the LOS bit of the SSLER register.
Figure 4-28. Bit Operations of DSLER and TSLER Registers
LOS Event
DSLER [LOS Bit]
TSLER [LOS Bit]
Cleaed by CPU
Interrupt Signal
(INT_B)
SSLER [LOS Bit]
Содержание NEASCOT-P65
Страница 4: ...PRELIMINARY NEC confidential and Proprietary 4 MEMO ...
Страница 8: ...PRELIMINARY 8 MEMO ...
Страница 15: ...PRELIMINARY NEC confidential and Proprietary 15 CHAPTER 2 PIN FUNCTION 2 1 Pin Configuration TBD ...
Страница 16: ...CHAPTER 2 PIN FUNCTION PRELIMINARY NEC confidential and Proprietary 16 Pin Arrangement Table TBD ...
Страница 33: ...CHAPTER 2 PIN FUNCTION PRELIMINARY NEC confidential and Proprietary 33 2 2 13 Handling Unused Pins TBD ...
Страница 34: ...CHAPTER 2 PIN FUNCTION PRELIMINARY NEC confidential and Proprietary 34 2 2 14 Initial States of Each Pin TBD ...
Страница 35: ...PRELIMINARY NEC confidential and Proprietary 35 MEMO ...
Страница 114: ...CHAPTER 4 INTERFACES PRELIMINARY NEC confidential and Proprietary 114 7 Connection example TBD ...
Страница 135: ...CHAPTER 4 INTERFACES PRELIMINARY NEC confidential and Proprietary 135 ...
Страница 166: ...CHAPTER 5 REGISTERS PRELIMINARY NEC confidential and Proprietary 166 5 2 Register summary ...
Страница 167: ...CHAPTER 5 REGISTERS PRELIMINARY NEC confidential and Proprietary 167 ...
Страница 168: ...CHAPTER 5 REGISTERS PRELIMINARY NEC confidential and Proprietary 168 ...
Страница 303: ...CHAPTER 5 REGISTERS PRELIMINARY NEC confidential and Proprietary 303 MEMO ...
Страница 317: ...CHAPTER 6 JTAG BOUNDARY SCAN PRELIMINARY NEC confidential and Proprietary 318 MEMO ...