26
User’s Manual U12697EJ3V0UM
23-1
Format of Memory Expansion Mode Register (MM) .........................................................................
439
23-2
Format of Programmable Wait Control Register 1 (PWC1) ..............................................................
440
23-3
µ
PD784224 Memory Map .................................................................................................................
442
23-4
µ
PD784225 Memory Map .................................................................................................................
444
23-5
Instruction Fetch from External Memory in External Memory Expansion Mode ...............................
447
23-6
Read Timing for External Memory in External Memory Expansion Mode ........................................
448
23-7
External Write Timing for External Memory in External Memory Expansion Mode ...........................
449
23-8
Read Modify Write Timing for External Memory in External Memory Expansion Mode ....................
450
23-9
Read/Write Timing by Address Wait Function ...................................................................................
451
23-10
Read Timing by Access Wait Function ..............................................................................................
455
23-11
Write Timing by Access Wait Function ..............................................................................................
457
23-12
Timing by External Wait Signal .........................................................................................................
459
23-13
Configuration of External Access Status Output Function ................................................................
460
23-14
Format of External Access Status Enable Register (EXAE) .............................................................
461
23-15
Example of Local Bus Interface (Multiplexed Bus) ...........................................................................
463
24-1
Standby Function State Transition ....................................................................................................
465
24-2
Format of Standby Control Register (STBC) ....................................................................................
467
24-3
Format of Clock Status Register (PCS) ............................................................................................
469
24-4
Format of Oscillation Stabilization Time Specification Register (OSTS) ...........................................
471
24-5
Operations After Releasing HALT Mode ...........................................................................................
476
24-6
Operations After Releasing STOP Mode ..........................................................................................
485
24-7
Releasing STOP Mode by NMI Input ................................................................................................
488
24-8
Example of Releasing STOP Mode by INTP0 to INTP5 Inputs ........................................................
489
24-9
Operations After Releasing IDLE Mode ............................................................................................
493
24-10
Example of Handling Address/Data Bus ...........................................................................................
498
24-11
Flow for Setting Subsystem Clock Operation ...................................................................................
499
24-12
Setting Timing for Subsystem Clock Operation ................................................................................
500
24-13
Flow to Restore Main System Clock Operation ................................................................................
501
24-14
Timing for Restoring Main System Clock Operation .........................................................................
501
25-1
Oscillation of Main System Clock in Reset Period ............................................................................
506
25-2
Receiving Reset Signal .....................................................................................................................
507
26-1
ROM Correction Block Diagram .......................................................................................................
510
26-2
Memory Mapping Example (
µ
PD784225) .........................................................................................
511
26-3
Format of ROM Correction Address Register (CORAH, CORAL) ....................................................
512
26-4
Format of ROM Correction Control Register (CORC) .......................................................................
513
27-1
Format of Internal Memory Size Switching Register (IMS) ...............................................................
517
27-2
Format of Communication Mode Selection .......................................................................................
520
27-3
Connection of Flashpro III in 3-Wire Serial I/O Mode (When Using 3-Wire Serial I/O 0) ..................
521
27-4
Connection of Flashpro III in 3-Wire Serial I/O Mode (When Using Handshake) .............................
521
LIST OF FIGURES (7/8)
Figure No.
Title
Page
Содержание mPD784225 Series
Страница 2: ...2 User s Manual U12697EJ3V0UM MEMO...