CHAPTER 20 ELECTRICAL SPECIFICATIONS (TARGET VALUES)
Preliminary User’s Manual U16898EJ1V0UD
285
DC Characteristics (T
A
=
−
40 to +85
°
C, V
DD
= 2.0 to 5.5 V) (2/2)
Parameter Symbol
Conditions
MIN.
TYP. MAX. Unit
Pull-up
resistance
value
R V
I
= 0 V
10
30
100
k
Ω
When A/D converter is stopped
6.1
12.2
f
X
= 10 MHz
V
DD
= 5.0 V
±
10%
Note 3
When A/D converter is operating
Note 7
7.6
15.2
mA
When A/D converter is stopped
T.B.D T.B.D
f
X
= 6 MHz
V
DD
= 3.0 V
±
10%
Note 3
When A/D converter is operating
Note 7
T.B.D T.B.D
mA
When A/D converter is stopped
T.B.D T.B.D
I
DD1
Note 2
Crystal/ceramic
oscillation,
external clock
input oscillation
operating
mode
Note 5
f
X
= 5 MHz
V
DD
= 2.7 V
±
10%
Note 4
When A/D converter is operating
Note 7
T.B.D T.B.D
mA
When peripheral functions are stopped
T.B.D T.B.D
f
X
= 10 MHz
V
DD
= 5.0 V
±
10%
Note 3
When peripheral functions are operating
T.B.D T.B.D
mA
When peripheral functions are stopped
T.B.D T.B.D
f
X
= 6 MHz
V
DD
= 3.0 V
±
10%
Note 3
When peripheral functions are operating
T.B.D T.B.D
mA
When peripheral functions are stopped
T.B.D T.B.D
I
DD2
Crystal/ceramic
oscillation,
external clock
input HALT
mode
Note 5
f
X
= 5 MHz
V
DD
= 2.7 V
±
10%
Note 4
When peripheral functions are operating
T.B.D T.B.D
mA
When A/D converter is stopped
5.5
11.0
f
X
= 8 MHz
V
DD
= 5.0 V
±
10%
Note 3
When A/D converter is operating
Note 7
7
14.0
mA
When A/D converter is stopped
T.B.D T.B.D
I
DD3
High-speed
Ring-OSC
operation
mode
Note 6
f
X
= 4 MHz
V
DD
= 2.7 V
±
10%
Note 3
When A/D converter is operating
Note 7
T.B.D T.B.D
mA
When peripheral functions are stopped
T.B.D T.B.D
f
X
= 8 MHz
V
DD
= 5.0 V
±
10%
Note 3
When peripheral functions are operating
T.B.D T.B.D
mA
When peripheral functions are stopped
T.B.D T.B.D
I
DD4
High-speed
Ring-OSC HALT
mode
Note 6
f
X
= 4 MHz
V
DD
= 2.7 V
±
10%
Note 3
When peripheral functions are operating
T.B.D T.B.D
mA
When low-speed Ring-OSC is stopped
3.5
35.5
V
DD
= 5.0 V
±
10%
When low-speed Ring-OSC is operating
17.5
63.5
µ
A
When low-speed Ring-OSC is stopped
3.5
15.5
V
DD
= 3.0 V
±
10%
When low-speed Ring-OSC is operating
11
30.5
µ
A
When low-speed Ring-OSC is stopped
T.B.D T.B.D
Supply
current
Note 1
I
DD5
STOP
mode
V
DD
= 2.7 V
±
10%
When low-speed Ring-OSC is operating
T.B.D T.B.D
µ
A
Notes 1. Total current flowing through the internal power supply (V
DD
). Peripheral operation current is included
(however, the current that flows through the pull-up resistors of ports is not included).
2. I
DD1
includes peripheral operation current.
3. When the processor clock control register (PCC) is set to 00H.
4. When the processor clock control register (PCC) is set to 02H.
5. When crystal/ceramic oscillation clock, external clock input is selected as the system clock source using
the option byte.
6. When the high-speed Ring-OSC is selected as the system clock source using the option byte.
7. The current that flows through the AV
REF
pin is included.
www.DataSheet4U.com
www.DataSheet4U.com