CHAPTER 14 RESET FUNCTION
Preliminary User’s Manual U16898EJ1V0UD
238
Figure 14-2. Timing of Reset by RESET Input
<1> With high-speed Ring-OSC clock or external clock input
Delay
Hi-Z
Note
Normal operation
in progress
CPU clock
Reset period
(oscillation stops)
Normal operation (reset processing, CPU clock)
RESET
Internal reset signal
Port pin
High-speed Ring-OSC clock or
external clock input
Delay
Operation stops because option byte is referenced.
(8/f
RL
+ 96/f
RH
)
<2> With crystal/ceramic oscillation clock
Delay
Hi-Z
Note
Normal operation
in progress
CPU clock
Reset period
(oscillation stops)
Oscillation stabilization
time (2
10
/f
X
to 2
17
/f
X
)
Normal operation
(reset processing, CPU clock)
RESET
Internal reset signal
Port pin
Crystal/ceramic
oscillation clock
Delay
Operation stops because option byte is referenced.
(8/f
RL
+ 96/f
RH
)
Note P130 outputs a low level, and the other port pins go into a high-impedance state.
Remark f
X
: System clock oscillation frequency
f
RL
: Low-speed Ring-OSC clock oscillation frequency
f
RH
: High-speed Ring-OSC clock oscillation frequency
www.DataSheet4U.com
www.DataSheet4U.com