SUPPORT INFORMATION
MPC505EVBUM/D 4-13
Table 4-12. Logic Analyzer Connector POD4 Pin Assignments
Pin Mnemonic Signal
1 – 3 NC Not Connected
4 – 19 D0 – D15 DATA BUS (bits 0 15) – Bi-directional data pins.
20 GND GROUND
Table 4-13. Logic Analyzer Connector POD5 Pin Assignments
Pin Mnemonic Signal
1 – 3 NC Not Connected
4 DSCK DEVELOPMENT SERIAL CLOCK – Serial input clock for background
debug mode.
5 DSDI DEVELOPMENT SERIAL DATA IN – Serial data input signal for debug
mode.
6 DSDO DEVELOPMENT SERIAL DATA OUT – Serial data output signal for
debug mode.
7 – 9 VF0 – VF2 VISIBILITY FETCH – Instruction queue status bits that indicate the last
fetched instruction or the number of instructions flushed from the
instruction queue.
10, 11 VFLS0,
VFLS1
VISIBILITY FLUSH – History buffer flush status bits that indicate how
many instructions are flushed from the history buffer during the current
clock cycle. Also indicates the freeze state.
12 – 15 WP0* – WP3* WATCHPOINT (0 - 3) Output signals for instruction bus (I-bus)
watchpoint.
16, 17 WP4*, WP5* WATCHPOINT (4, 5) Output signals for load/store bus (L-bus)
watchpoint.
18, 19 NC Not Connected
20 GND GROUND
Содержание MPC505EVB
Страница 1: ...MPC505EVB D March 1997 MPC505EVB EVALUATION BOARD USER S MANUAL MOTOROLA Inc 1994 All Rights Reserved ...
Страница 6: ...CONTENTS vi MPC505EVB D PRELIMINARY ...
Страница 34: ...HARDWARE PREPARATION AND INSTALLATION 2 24 MPC505EVBUM D ...
Страница 36: ...FUNCTIONAL DESCRIPTION 3 2 MPC505EVBUM D Figure 3 1 EVB Block Diagram ...
Страница 58: ...SUPPORT INFORMATION 4 16 MPC505EVBUM D ...