T
MOTOROLA
DSP56309UM/D I-13
TE bit
TE0 bit
TE1 bit
TE2 bit
TEIE bit
Test Access Port (TAP)
Test Clock Input pin (TCK)
Test Data Input pin (TDI)
Test Mode Select Input pin (TMS)
Test Reset Input pin (TRST)
TFS bit
TIE bit
Time Slot Register (TSR)
timer
special cases
Timer (GPIO)
timer 0 signal (TIO0)
timer 1 signal (TIO1)
timer 2 signal (TIO2)
Timer Control bits (TC0ÐTC3)
Timer Control/Status Register (TCSR)
Timer Count Register (TCR)
Timer Enable bit (TE)
Timer Interrupt Enable bit (TMIE)
Timer Interrupt Rate bit (STIR)
timer mode
mode 0ÑGPIO
mode 1Ñtimer pulse
mode 2Ñtimer toggle
mode 3Ñtimer event counter
mode 4Ñmeasurement input width
mode 5Ñmeasurement input period
mode 6Ñmeasurement capture
mode 7Ñpulse width modulation
mode 8Ñreserved
mode 9Ñwatchdog pulse
modes 11Ð15Ñreserved
Timer module
,
architecture
programming model
timer block diagram
Timer Prescaler Count Register (TPCR)
Timer Prescaler Load Register (TPLR)
Timers
TLIE bit
TME bit
TMIE bit
TMS pin
TMS signal
TO bit
TOIE
TPCR register
bits 0-20ÑPrescaler Counter Value bits
(PC0-PC20)
bit 21-23Ñreserved bits
reserved bitsÑbits 21-23
TPLR register
bits 0-20ÑPrescaler Load Value bits
(PL0-PL20)
bits 21-22ÑPrescaler Source bits
(PL0-PL20)
bit 23Ñreserved bit
reserved bitÑbit 23
Trace buffer
Trace mode
enabling
in OnCE module
Trace Mode Enable bit (TME)
Trace Occurrence bit (TO)
transfer acknowledge signal
Transmit 0 Enable bit (TE0)
Transmit 1 Enable bit (TE1)
Transmit 2 Enable bit (TE2)
Transmit Byte Registers (TXH, TXM, TXL)
Transmit Clock Source bit (TCM)
Transmit Data Register Empty bit (TDE)
Transmit Data Register Empty bit (TDRE)
Transmit Data Register Empty bit (TXDE)
Transmit Data signal (TXD)
Transmit Exception Interrupt Enable bit
(TEIE)
Transmit Frame Sync Flag bit (TFS)
transmit host request signal (HTRQ/HTRQ)
Transmit Interrupt Enable bit (TIE)
Transmit Last Slot Interrupt Enable bit (TLIE)
Transmit Request Enable bit (TREQ)
Transmit Shift Registers
Transmit Slot Mask Registers (TSMA, TSMB)
Transmitter Empty bit (TRNE)
Transmitter Enable bit (TE)
Transmitter Ready bit (TRDY)
Transmitter Underrun Error Flag bit (TUE)
TRDY bit
TREQ bit
triple timer module
TRNE bit
TRST pin
TSMA, TSMB registers
TUE bit
TX2, TX1, TX0 registers
Содержание DSP56309
Страница 25: ...xxii DSP56309UM D MOTOROLA Figure D 25 Port E Registers PCRE PRRE PDRE D 39 ...
Страница 30: ...MOTOROLA DSP56309UM D 1 1 SECTION 1 DSP56309 OVERVIEW ...
Страница 47: ...1 18 DSP56309UM D MOTOROLA DSP56309 Overview DSP56309 Architecture Overview ...
Страница 48: ...MOTOROLA DSP56309UM D 2 1 SECTION 2 SIGNAL CONNECTION DESCRIPTIONS ...
Страница 85: ...2 38 DSP56309UM D MOTOROLA Signal Connection Descriptions OnCE JTAG Interface ...
Страница 86: ...MOTOROLA DSP56309UM D 3 1 SECTION 3 MEMORY CONFIGURATION ...
Страница 104: ...MOTOROLA DSP56309UM D 4 1 SECTION 4 CORE CONFIGURATION ...
Страница 124: ...MOTOROLA DSP56309UM D 5 1 SECTION 5 GENERAL PURPOSE I O ...
Страница 125: ...5 2 DSP56309UM D MOTOROLA General Purpose I O 5 1 INTRODUCTION 5 3 5 2 PROGRAMMING MODEL 5 3 ...
Страница 128: ...MOTOROLA DSP56309UM D 6 1 SECTION 6 HOST INTERFACE HI08 ...
Страница 166: ...MOTOROLA DSP56309UM D 7 1 SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE ESSI ...
Страница 212: ...MOTOROLA DSP56309UM D 8 1 SECTION 8 SERIAL COMMUNICATION INTERFACE SCI ...
Страница 241: ...8 30 DSP56309UM D MOTOROLA Serial Communication Interface SCI GPIO Signals and Registers ...
Страница 242: ...MOTOROLA DSP56309UM D 9 1 SECTION 9 TRIPLE TIMER MODULE ...
Страница 269: ...9 28 DSP56309UM D MOTOROLA Triple Timer Module Timer Operational Modes ...
Страница 270: ...MOTOROLA DSP56309UM D 10 1 SECTION 10 ON CHIP EMULATION MODULE ...
Страница 302: ...MOTOROLA DSP56309UM D 11 1 SECTION 11 JTAG PORT ...
Страница 369: ...C 22 DSP56309UM D MOTOROLA DSP56309 BSDL Listing ...
Страница 370: ...MOTOROLA DSP56309UM D D 1 APPENDIX D PROGRAMMING REFERENCE ...
Страница 405: ......
Страница 409: ......