ILLUSTRATIONS
Figure
Number
Title
Page
Number
MOTOROLA
Illustrations
xxv
13-4
Data Transfer State Transition Diagram..................................................................... 13-5
13-5
Read Cycle Flowchart................................................................................................. 13-7
13-6
Basic Read Bus Cycle................................................................................................. 13-7
13-7
Write Cycle Flowchart................................................................................................ 13-8
13-8
Basic Write Bus Cycle................................................................................................ 13-8
13-9
Read Cycle with Fast Termination ............................................................................. 13-9
13-10
Write Cycle with Fast Termination ............................................................................ 13-9
13-11
Back-to-Back Bus Cycles ......................................................................................... 13-10
13-12
Line Read Burst (2-1-1-1), External Termination .................................................... 13-11
13-13
Line Read Burst (2-1-1-1), Internal Termination ..................................................... 13-12
13-14
Line Read Burst (3-2-2-2), External Termination .................................................... 13-12
13-15
Line Read Burst-Inhibited, Fast Termination, External Termination....................... 13-13
13-16
Line Write Burst (2-1-1-1), Internal/External Termination...................................... 13-13
13-17
Line Write Burst (3-2-2-2) with One Wait State ...................................................... 13-14
13-18
Line Write Burst-Inhibited........................................................................................ 13-14
13-19
Example of a Misaligned Longword Transfer (32-Bit Port) .................................... 13-15
13-20
Example of a Misaligned Word Transfer (32-Bit Port) ............................................ 13-15
14-1
MCF5282 Block Diagram with Signal Interfaces ...................................................... 14-2
15-1
Synchronous DRAM Controller Block Diagram........................................................ 15-2
15-2
DRAM Control Register (DCR) ................................................................................. 15-5
15-3
DRAM Address and Control Register (DACRn) ....................................................... 15-6
15-4
DRAM Controller Mask Registers (DMRn) .............................................................. 15-8
15-5
Connections for External Memory Port Sizes .......................................................... 15-13
15-6
Burst Read SDRAM Access ..................................................................................... 15-14
15-7
Burst Write SDRAM Access .................................................................................... 15-15
15-8
Auto-Refresh Operation............................................................................................ 15-16
15-9
Self-Refresh Operation ............................................................................................. 15-17
15-10
Mode Register Set (mrs) Command ......................................................................... 15-19
15-11
Initialization Values for DCR ................................................................................... 15-20
15-12
SDRAM Configuration............................................................................................. 15-21
15-13
DACR Register Configuration.................................................................................. 15-21
15-14
DMR0 Register ......................................................................................................... 15-22
16-1
DMA Signal Diagram................................................................................................. 16-2
16-2
DMA Request Control Register (DMAREQC) .......................................................... 16-3
16-3
Dual-Address Transfer................................................................................................ 16-4
16-4
Source Address Registers (SARn).............................................................................. 16-6
16-5
Destination Address Registers (DARn)...................................................................... 16-6
16-6
Byte Count Registers (BCRn)—BCR24BIT = 1........................................................ 16-7
16-7
Byte Count Registers (BCRn)—BCR24BIT = 0........................................................ 16-7
16-8
DMA Control Registers (DCRn) ................................................................................ 16-8
16-9
DMA Status Registers (DSRn) ................................................................................ 16-10
17-1
FEC Block Diagram.................................................................................................... 17-4
17-2
Ethernet Address Recognition—Receive Block Decisions ...................................... 17-12
Содержание ColdFire MCF5281
Страница 1: ...MCF5282UM D Rev 2 1 2004 MCF5282 ColdFire Microcontroller User s Manual Devices Supported MCF5281 ...
Страница 124: ...3 20 MCF5282 User s Manual MOTOROLA EMAC Instruction Set Summary ...
Страница 141: ...MOTOROLA Chapter 5 Static RAM SRAM 5 5 SRAM Programming Model ...
Страница 142: ...5 6 MCF5282 User s Manual MOTOROLA SRAM Programming Model ...
Страница 168: ...6 26 MCF5282 User s Manual MOTOROLA Interrupts ...
Страница 186: ...7 18 MCF5282 User s Manual MOTOROLA Functional Description ...
Страница 228: ...9 22 MCF5282 User s Manual MOTOROLA Functional Description ...
Страница 246: ...10 18 MCF5282 User s Manual MOTOROLA Low Power Wakeup Operation ...
Страница 254: ...11 8 MCF5282 User s Manual MOTOROLA Memory Map and Registers ...
Страница 264: ...12 10 MCF5282 User s Manual MOTOROLA Chip Select Registers ...
Страница 280: ...13 16 MCF5282 User s Manual MOTOROLA Misaligned Operands ...
Страница 314: ...14 34 MCF5282 User s Manual MOTOROLA MCF5282 External Signals ...
Страница 339: ...MOTOROLA Chapter 15 Synchronous DRAM Controller Module 15 25 SDRAM Example ...
Страница 340: ...15 26 MCF5282 User s Manual MOTOROLA SDRAM Example ...
Страница 356: ...16 16 MCF5282 User s Manual MOTOROLA DMA Controller Module Functional Description ...
Страница 408: ...17 52 MCF5282 User s Manual MOTOROLA Buffer Descriptors ...
Страница 446: ...20 24 MCF5282 User s Manual MOTOROLA Interrupts ...
Страница 474: ...22 18 MCF5282 User s Manual MOTOROLA Programming Model ...
Страница 510: ...23 36 MCF5282 User s Manual MOTOROLA Operation ...
Страница 526: ...24 16 MCF5282 User s Manual MOTOROLA I2C Programming Examples ...
Страница 672: ...28 12 MCF5282 User s Manual MOTOROLA Functional Description ...
Страница 718: ...29 46 MCF5282 User s Manual MOTOROLA Motorola Recommended BDM Pinout ...
Страница 750: ...32 8 MCF5282 User s Manual MOTOROLA Ordering Information ...
Страница 800: ...A 22 MCF5282 User s Manual MOTOROLA ...