MOTOROLA
Chapter 10. Interrupt Controller Modules
10-11
Register Descriptions
10.3.5 Interrupt Acknowledge Level and Priority
Register (IACKLPR
n
)
Each time an IACK is performed, the interrupt controller responds with the vector number
of the highest priority source within the level being acknowledged. In addition to providing
the vector number directly for the byte-sized IACK read, this 8-bit register is also loaded
with information about the interrupt level and priority being acknowledged. This register
provides the association between the acknowledged “physical” interrupt request number
and the programmed interrupt level/priority. The contents of this read-only register are
described in Figure 10-8 and Table 10-11.
10.3.6 Interrupt Control Register (ICR
nx
, (
x
= 1, 2,..., 63))
Each ICR
nx
specifies the interrupt level (1-7) and the priority within the level (0-7). All
ICR
nx
registers can be read, but only ICR
n
8 to ICR
n
63 can be written. It is software’s
responsibility to program the ICR
nx
registers with unique and non-overlapping level and
priority definitions. Failure to program the ICR
nx
registers in this manner can result in
undefined behavior. If a specific interrupt request is completely unused, the ICR
nx
value
can remain in its reset (and disabled) state.
7
6
4
3
0
Field
—
LEVEL
PRI
Reset
0000_0000
R/W
R
Address
0xC19, 0xD19
Figure 10-8. IACK Level and Priority Register (IACKLPR
n
)
Table 10-11. IACKLPR
n
Field Descriptions
Bits
Name
Description
7
—
Reserved
6–4
LEVEL Interrupt level. Represents the interrupt level currently being acknowledged.
3–0
PRI
Interrupt Priority. Represents the priority within the interrupt level of the interrupt currently being
acknowledged.
0 Priority 0
1 Priority 1
2 Priority 2
3 Priority 3
4 Priority 4
5 Priority 5
6 Priority 6
7 Priority 7
8 Mid-Point Priority associated with the fixed level interrupts only
Содержание ColdFire MCF5281
Страница 1: ...MCF5282UM D Rev 2 1 2004 MCF5282 ColdFire Microcontroller User s Manual Devices Supported MCF5281 ...
Страница 124: ...3 20 MCF5282 User s Manual MOTOROLA EMAC Instruction Set Summary ...
Страница 141: ...MOTOROLA Chapter 5 Static RAM SRAM 5 5 SRAM Programming Model ...
Страница 142: ...5 6 MCF5282 User s Manual MOTOROLA SRAM Programming Model ...
Страница 168: ...6 26 MCF5282 User s Manual MOTOROLA Interrupts ...
Страница 186: ...7 18 MCF5282 User s Manual MOTOROLA Functional Description ...
Страница 228: ...9 22 MCF5282 User s Manual MOTOROLA Functional Description ...
Страница 246: ...10 18 MCF5282 User s Manual MOTOROLA Low Power Wakeup Operation ...
Страница 254: ...11 8 MCF5282 User s Manual MOTOROLA Memory Map and Registers ...
Страница 264: ...12 10 MCF5282 User s Manual MOTOROLA Chip Select Registers ...
Страница 280: ...13 16 MCF5282 User s Manual MOTOROLA Misaligned Operands ...
Страница 314: ...14 34 MCF5282 User s Manual MOTOROLA MCF5282 External Signals ...
Страница 339: ...MOTOROLA Chapter 15 Synchronous DRAM Controller Module 15 25 SDRAM Example ...
Страница 340: ...15 26 MCF5282 User s Manual MOTOROLA SDRAM Example ...
Страница 356: ...16 16 MCF5282 User s Manual MOTOROLA DMA Controller Module Functional Description ...
Страница 408: ...17 52 MCF5282 User s Manual MOTOROLA Buffer Descriptors ...
Страница 446: ...20 24 MCF5282 User s Manual MOTOROLA Interrupts ...
Страница 474: ...22 18 MCF5282 User s Manual MOTOROLA Programming Model ...
Страница 510: ...23 36 MCF5282 User s Manual MOTOROLA Operation ...
Страница 526: ...24 16 MCF5282 User s Manual MOTOROLA I2C Programming Examples ...
Страница 672: ...28 12 MCF5282 User s Manual MOTOROLA Functional Description ...
Страница 718: ...29 46 MCF5282 User s Manual MOTOROLA Motorola Recommended BDM Pinout ...
Страница 750: ...32 8 MCF5282 User s Manual MOTOROLA Ordering Information ...
Страница 800: ...A 22 MCF5282 User s Manual MOTOROLA ...