RTE-V852-PC
USER’ S MANUAL (Rev. 1.10)
44
The figure below outlines the INT0/INT1 generation logic.
UART1_INT0EN
To CPU
P22/INTP01
SW3-2
INT0_MASK
UART1_INT0
TOVER_INT1
TOVER_INT1
TIMER_INT1
TIMER_INT1
ISACOM_INT0EN
ISACOM_INT0
PRT_INT0EN
PRT_INT0
To CPU
P24/INTP03
SW3-4
INT1_MASK
9.4. PORT
Among the CPU ports, P4[0..7], P5[0..7], P6[0..3] and P9[0..6], which are related to the external
extension bus, are used for connection to the Base board.
Other ports including P0[0..7], P1[0..7], P2[0..7], P3[0..7], and P10[0..3] are connected to the
connectors on the Socket board. They can be used as desired by the user. See Section 3.5 for
details the pin arrangements of the connectors and Chapter 13 for details of the connections on the
board.