HB0801: MiV_RV32IMAF_L1_AHB V2.0 Handbook
50200801 Handbook 1
18
Figure 5 Configuring MiV_RV32IMAF_L1_AHB in SmartDesign
6.4
Debugging
CoreJTAGDebug V2.0.100 or later, is used to enable debugging of MiV_RV32IMAF_L1_AHB. This is
available in the Libero Catalog.
6.5
Simulation Flows
The user testbench for MiV_RV32IMAF_L1_AHB is not included in this release.
The MiV_RV32IMAF_L1_AHB RTL can be used to simulate the processor executing a program using a
standard Libero generated HDL testbench. An example subsystem for RTG4 is as shown in
Figure 6
.
Figure 6 RTG4 Example Simulation Subsystem