HB0801: MiV_RV32IMAF_L1_AHB V2.0 Handbook
50200801 Handbook 1
16
5
Register Map and Descriptions
Table 6 Physical Memory Map (from E3 Coreplex Series)
Base
Top
Description
0x0000_0000 0x0000_00FF
Reserved
0x0000_0100
Clear debug interrupt to component
0x0000_0104
Set debug interrupt to component
Debug Area(4 KiB)
0x0000_0108
Clear halt notification from component
0x0000_010C
Set halt notification from component
0x0000_0110 0x0000_03FF
Reserved
0x0000_0400 0x0000_07FF
Debug RAM (≤1KiB)
0x0000_0800 0x0000_0FFF
Debug ROM (≤1KiB)
0x0000_1000
Reset
0x0000_1004
NMI
0x0000_1008
Reserved
0x0000_100C
Configuration string address
0x0000_1010 0x0000_XXXX
Trap vector table start
Small ROM Area (60 KiB)
0x0000_XXXX
Reset code
Interrupt handlers
Emulation routines
Register save/restore routines
0x0000_FFFF
User ROM
0x0001_0000 0x3FFF_FFFF
Reserved
ROM/Misc./Reserved (≈1GiB)
0x4000_0000 0x43FF_FFFF
Platform-Level Interrupt Control (PLIC)
0x4400_0000 0x47FF_FFFF
Power/Reset/Clock/Interrupt (PRCI)
0x4800_0000 0x4800_0FFF
Device Bank 0:
…
On-Coreplex Devices (128 MiB)
0x4800_F000 0x4800_FFFF
Device Bank 15:
0x4801_0000 0x4FFF_FFFF
Reserved
0x5000_0000 0x5FFF_FFFF
I/O
Off-Coreplex Devices (768 MiB)
0x6000_0000 0x7FFF_FFFF
AHB I/O Interface
0x8000_0000 0x8FFF_FFFC
AHB Memory Interface
RAM Area (256 MiB)