HB0801: MiV_RV32IMAF_L1_AHB V2.0 Handbook
50200801 Handbook 1
14
4
Interface
4.1
Configuration Parameters
4.1.1
MiV_RV32IMAF_L1_AHB Configurable Options
There are two configurable options that apply to MiV_RV32IMAF_L1_AHB as shown in
Table 4
. If a
configuration other than the default is required, use the configuration dialog box in SmartDesign to
select appropriate values for the configurable options.
Table 4 MiV_RV32IMAF_L1_AHB Configuration Options
Parameter
Valid Range
Default
Description
RESET_VECTOR_ADDR
(high halfword)
0x6000 - 0x8FFF
0x6000
This is the address the processor will start executing
from after a reset. This address is byte aligned.
RESET_VECTOR_ADDR
(low halfword)
0x0000 – 0xFFFC
0x0
4.1.2
Signal Descriptions
Signal descriptions for MiV_RV32IMAF_L1_AHB are defined in
Table 5
.
Table 5 MiV_RV32IMAF_L1_AHB I/O Signals
Port Name
Width
Direction
Description
Global Signals
CLK
1
In
System clock. All other I/Os are synchronous to this
clock.
RESETN
1
In
Synchronous reset signal. Active Low.
JTAG Interface Signals
TDI
1
In
Test Data In (TDI). This signal is used by the JTAG
device for downloading and debugging programs.
Sampled on the rising edge of TCK.
TCK
1
In
Test Clock (TCK). This signal is used by the JTAG
device for downloading and debugging programs.
TMS
1
In
Test Mode Select (TMS). This signal is used by the
JTAG device when downloading and debugging
programs. It is sampled on the rising edge of TCK to
determine the next state.
TRST
1
In
Test Reset (TRST). This is an optional signal used to
reset the TAP controllers state machine.
TDO
1
Out
Test Data Out (TDO). This signal is the data which is
shifted out of the device during debugging. It is valid
on FALLING/RISING edge of TCK.
DRV_TDO
1
Out
Drive Test Data Out (DRV_TDO). This signal is used to
drive a tristate buffer.