![Microchip Technology PIC12F1501 Скачать руководство пользователя страница 217](http://html1.mh-extra.com/html/microchip-technology/pic12f1501/pic12f1501_manual_1785833217.webp)
PIC16(L)F1508/9
DS40001609E-page 218
2011-2015 Microchip Technology Inc.
21.8
Register Definitions: MSSP Control
REGISTER 21-1:
SSPxSTAT: SSP STATUS REGISTER
R/W-0/0
R/W-0/0
R-0/0
R-0/0
R-0/0
R-0/0
R-0/0
R-0/0
SMP
CKE
D/A
P
S
R/W
UA
BF
bit 7
bit 0
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
u = Bit is unchanged
x = Bit is unknown
-n/n = Value at POR and BOR/Value at all other Resets
‘1’ = Bit is set
‘0’ = Bit is cleared
bit 7
SMP:
SPI Data Input Sample bit
SPI Master mode:
1
= Input data sampled at end of data output time
0
= Input data sampled at middle of data output time
SPI Slave mode:
SMP must be cleared when SPI is used in Slave mode
In I
2
C Master or Slave mode:
1
= Slew rate control disabled
0
= Slew rate control enabled
bit 6
CKE:
SPI Clock Edge Select bit (SPI mode only)
In SPI Master or Slave mode:
1
= Transmit occurs on transition from active to Idle clock state
0
= Transmit occurs on transition from Idle to active clock state
In I
2
C™ mode only:
1
= Enable input logic so that thresholds are compliant with SMBus specification
0
= Disable SMBus specific inputs
bit 5
D/A:
Data/Address bit (I
2
C mode only)
1
= Indicates that the last byte received or transmitted was data
0
= Indicates that the last byte received or transmitted was address
bit 4
P:
Stop bit
(I
2
C mode only. This bit is cleared when the MSSP module is disabled, SSPEN is cleared.)
1
= Indicates that a Stop bit has been detected last (this bit is ‘
0
’ on Reset)
0
= Stop bit was not detected last
bit 3
S:
Start bit
(I
2
C mode only. This bit is cleared when the MSSP module is disabled, SSPEN is cleared.)
1
= Indicates that a Start bit has been detected last (this bit is ‘
0
’ on Reset)
0
= Start bit was not detected last
bit 2
R/W:
Read/Write bit information (I
2
C mode only)
This bit holds the R/W bit information following the last address match. This bit is only valid from the address match
to the next Start bit, Stop bit, or not ACK bit.
In I
2
C Slave mode:
1
= Read
0
= Write
In I
2
C Master mode:
1
= Transmit is in progress
0
= Transmit is not in progress
OR-ing this bit with SEN, RSEN, PEN, RCEN or ACKEN will indicate if the MSSP is in Idle mode.
bit 1
UA:
Update Address bit (10-bit I
2
C mode only)
1
= Indicates that the user needs to update the address in the SSPxADD register
0
= Address does not need to be updated
bit 0
BF:
Buffer Full Status bit
Receive (SPI and I
2
C modes):
1
= Receive complete, SSPxBUF is full
0
= Receive not complete, SSPxBUF is empty
Transmit (I
2
C mode only):
1
= Data transmit in progress (does not include the ACK and Stop bits), SSPxBUF is full
0
= Data transmit complete (does not include the ACK and Stop bits), SSPxBUF is empty
Содержание PIC12F1501
Страница 307: ...PIC16 L F1508 9 DS40001609E page 308 2011 2015 Microchip Technology Inc NOTES...
Страница 392: ...2011 2015 Microchip Technology Inc DS40001609E page 393 PIC16 L F1508 9 1RWH 6 7 7 588 8 7...
Страница 399: ...PIC16 L F1508 9 DS40001609E page 400 2011 2015 Microchip Technology Inc NOTES...