42
ADV7340BSTZ-3 Pin Function
Pin No.
Mnemonic
Input/
Output
Description
13, 12,
9 to 2
Y9 to Y0
I
10-Bit Pixel Port (Y9 to Y0). Y0 is the LSB. Refer to Table 31 for input modes.
29 to 25,
18 to 14
C9 to C0
I
10-Bit Pixel Port (C9 to C0). C0 is the LSB. Refer to Table 31 for input modes.
62 to 58,
55 to 51
S9 to S0
I
10-Bit Pixel Port (S9 to S0). S0 is the LSB. Refer to Table 31 for input modes.
30
CLKIN_A
I
Pixel Clock Input for HD Only (74.25 MHz), ED
1
Only (27 MHz or 54 MHz), or SD Only (27 MHz).
63 CLKIN_B
I Pixel Clock Input for Dual Modes Only. Requires a 27 MHz reference clock for ED operation or a
74.25 MHz reference clock for HD operation.
50
S_HSYNC
I/O
SD Horizontal Synchronization Signal. This pin can also be configured to output an SD, ED, or HD
horizontal synchronization signal. See the External Horizontal and Vertical Synchronization
Control section.
49
S_VSYNC
I/O
SD Vertical Synchronization Signal. This pin can also be configured to output an SD, ED, or HD
vertical synchronization signal. See the External Horizontal and Vertical Synchronization Control
section.
22
P_HSYNC
I
ED/HD Horizontal Synchronization Signal. See the External Horizontal and Vertical
Synchronization Control section.
23
P_VSYNC
I
ED/HD Vertical Synchronization Signal. See the External Horizontal and Vertical Synchronization
Control section.
24
P_BLANK
I
ED/HD Blanking Signal. See the External Horizontal and Vertical Synchronization Control section.
48 SFL/MISO
I/O Multifunctional Pin: Subcarrier Frequency Lock (SFL) Input/SPI Data Output. The SFL input is
used to drive the color subcarrier DDS system, timing reset, or subcarrier reset.
47 R
SET1
I
This pin is used to control the amplitudes of the DAC 1, DAC 2, and DAC 3 outputs. For full-drive
operation (for example, into a 37.5 Ω load), a 510 Ω resistor must be connected from R
SET1
to
AGND. For low drive operation (for example, into a 300 Ω load), a 4.12 kΩ resistor must be
connected from R
SET1
to AGND.
36 R
SET2
I
This pin is used to control the amplitudes of the DAC 4, DAC 5, and DAC 6 outputs. A 4.12 kΩ
resistor must be connected from R
SET2
to AGND.
Pin No.
Mnemonic
Input/
Output
Description
44, 43, 42
DAC 1, DAC 2,
DAC 3
O
DAC Outputs. Full and low drive capable DACs.
39, 38, 37
DAC 4, DAC 5,
DAC 6
O
DAC Outputs. Low drive only capable DACs.
21
SCL/MOSI
I
Multifunctional Pin: I
2
C Clock Input/SPI Data Input.
20
SDA/SCLK
I/O
Multifunctional Pin: I
2
C Data Input/Output. Also, SPI clock input.
19
ALSB/SPI_SS
I
Multifunctional Pin: This signal sets up the LSB
2
of the MPU I
2
C address. Also, SPI slave select.
46 V
REF
Optional External Voltage Reference Input for DACs or Voltage Reference Output.
41 V
AA
P
Analog Power Supply (3.3 V).
10, 56
V
DD
P
Digital Power Supply (1.8 V). For dual-supply configurations, V
DD
can be connected to other 1.8 V
supplies through a ferrite bead or suitable filtering.
1 V
DD_IO
P
Input/Output Digital Power Supply (3.3 V).
34 PV
DD
P
PLL Power Supply (1.8 V). For dual-supply configurations, PV
DD
can be connected to other 1.8 V
supplies through a ferrite bead or suitable filtering.
33
EXT_LF1
I
External Loop Filter for On-Chip PLL 1.
31
EXT_LF2
I
External Loop Filter for On-Chip PLL 2.
32
PGND
G
PLL Ground Pin.
40
AGND
G
Analog Ground Pin.
11, 57
DGND
G
Digital Ground Pin.
64
GND_IO
G
Input/Output Supply Ground Pin.
1
ED = enhanced definition = 525p and 625p.
2
LSB = least significant bit. In the ADV7344, setting the LSB to 0 sets the I
2
C address to 0xD4. Setting it to 1 sets the I
2
C address to 0xD6.
Содержание UD8004
Страница 30: ...26 TROUBLE SHOOTING 1 8U 210095 7 AUDIO UNIT 8U 210094 2 AUDIO2 UNIT 8U 210094 3 AUDIO3 UNIT...
Страница 31: ...27...
Страница 32: ...28 2 8U 210094 1 POWER UNIT 2 1 The power cannot be turned on...
Страница 33: ...29...
Страница 34: ...30 3 8U 210095 4 FRONT UNIT 3 1 FL TUBE dosen t light...
Страница 35: ...31 4 8U 310041 MAIN UNIT 4 1 No System Power up or Loading No Video or Audio Output...
Страница 36: ...32 4 2 No Ether net Operation 4 3 No SD Card Operation...
Страница 37: ...33 5 8U 210095 1 ANALOG VIDEO UNIT 5 1 Video S Video Out does not be outputted...
Страница 38: ...34 5 2 Component Out does not be outputted...
Страница 39: ...35 6 8U 310037 FE SACD UNIT 6 1 BD or DVD or CD or SACD check...
Страница 42: ...38 R5F364VDNFB 8U 310041 IC853 R5F364VDNFB Block Diagram...
Страница 43: ...39 R5F364VDNFB Pin Function...
Страница 44: ...40...
Страница 53: ...49 2 FL DISPLAY FL TUBE 15 BT 114GNK 8U 210095 4 FL101...
Страница 54: ...50 MEMO...
Страница 56: ...54 PRINTED WIRING BOARDS 8U 210094 AUDIO POWER P W B UNIT 1 2 COMPONENT SIDE...
Страница 57: ...55 8U 210086 AUDIO POWER P W B UNIT 2 2 FOIL SIDE...
Страница 58: ...56 8U 210095 AUDIO POWER VIDEO FRONT P W B UNIT 1 2 COMPONENT SIDE...
Страница 59: ...57 8U 210095 AUDIO POWER VIDEO FRONT P W B UNIT 2 2 FOIL SIDE...
Страница 60: ...58 8U 310041 MAIN P W B UNIT 1 2 COMPONENT SIDE...
Страница 61: ...59 8U 310041 MAIN P W B UNIT 2 2 FOIL SIDE...
Страница 62: ...60 8U 310037 FE SACD P W B UNIT FOIL SIDE COMPONENT SIDE...
Страница 100: ...96 MEMO...
Страница 101: ...97 WIRING DIAGRAM...
Страница 105: ...101 PACKING VIEW 201 204 205 207 212 209 208 210 211 z...
Страница 118: ...UD8004 8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 6 36 8U 310037 1 FE SACD UNIT 6 6 POWER BLOCK...
Страница 120: ...UD8004 8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 8 36 8U 310041 MAIN UNIT 2 21 DDR2 667 ch0_0123 BLOCK...
Страница 121: ...UD8004 8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 9 36 8U 310041 MAIN UNIT 3 21 DDR2 667 ch1_45 BLOCK...
Страница 122: ...UD8004 8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 10 36 8U 310041 MAIN UNIT 4 20 NOR NAND BLOCK...
Страница 125: ...UD8004 8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 13 36 8U 310041 MAIN UNIT 7 21 BE POWER BLOCK...
Страница 130: ...UD8004 8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 18 36 8U 310041 MAIN UNIT 12 21 DL 4th CLOCK GENERATOR BLOCK...
Страница 131: ...UD8004 8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 19 36 8U 310041 MAIN UNIT 13 21 VIDEO I O POWER BLOCK...
Страница 135: ...UD8004 8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 23 36 8U 310041 MAIN UNIT 17 21 DDR2 X 2 800 for ABT2015 BLOCK...
Страница 137: ...8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 25 36 8U 310041 MAIN UNIT 20 21 ETHER HUB SECTION...
Страница 138: ...UD8004 8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 26 36 8U 310041 MAIN UNIT 21 21 DM860 CORE MODULE SECTION...
Страница 140: ...UD8004 8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 28 36 8U 210094 1 POWER UNIT 2 2 232C REMOTE...
Страница 146: ...UD8004 8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 34 36 8U 210095 3 SD UNIT...