Index
IX-9
SCSI (Cont.)
interrupt status zero (SIST0)
interrupts
isolation mode (ISO)
longitudinal parity (SLPAR)
loopback mode
loopback mode (SLB)
low level mode (LOW)
LVDlink
mode (SMODE[1:0])
MSG/ signal (MSG)
output control latch (SOCL)
output data latch (SODL)
parity control
parity error (PAR)
performance
phase
phase mismatch - initiator mode
reset condition (RST)
RST/ received (RST)
RST/ signal (RST)
SDP0/ parity signal (SDP0)
SDP1 signal (SDP1)
selected as ID (SSAID)
selector ID (SSID)
serial EEPROM access
signals
status one (SSTAT1)
status two (SSTAT2)
status zero (SSTAT0)
synchronous offset maximum (SOM)
synchronous offset zero (SOZ)
synchronous transfer period (TP[2:0])
termination
test four (STEST4)
test one (STEST1)
test three (STEST3)
test two (STEST2)
test zero (STEST0)
timer one (STIME1)
timer zero (STIME0)
TolerANT technology
transfer (SXFER)
true end of process (TEOP)
Ultra2 SCSI
valid (VAL)
wide residue (SWIDE)
SCSI SCRIPTS operation
sample instruction
SCSI-1 transfers (differential 4.17 mbytes)
SCSI-2
fast transfers
10.0 Mbytes (8-bit transfers)
40 MHz clock
50 MHz clock
20.0 Mbytes (16-bit transfers)
40 MHz clock
50 MHz clock
SCTRL signals
SD[15:0]+-
SDP[1:0]+-
second dword
,
,
,
SEL
select
instruction
with ATN/
with SATN/ on a start sequence (WATN)
selected (SEL)
,
selection or reselection time-out (STO)
selection response logic test (SLT)
selection time-out (SEL[3:0])
semaphore (SEM)
serial EEPROM
data format
interface
SERR/
SERR/ enable (SE)
set instruction
set/clear
carry
SACK/
shadow register test mode (SRTM)
SI_O+-
SI_O/ status (I_O)
SID
SIDL
least significant byte full (ILF)
most significant byte full (ILF1)
SIEN0
SIEN1
signal names
and BGA position
by BGA position
signal process (SIGP)
signaled system error (SSE)
simple arbitration
single
address cycles
ended SCSI signals
step interrupt (SSI)
step mode (SSM)
SIP
SIST0
,
,
SIST1
,
slow ROM pin
SLPAR high byte enable (SLPHBEN)
SLPAR mode (SLPMD)
SMSG+-
SMSG/ status (MSG)
SODL
least significant byte full (OLF)
most significant byte full (OLF1)
register
SODR
least significant byte full (ORF)
most significant byte full (ORF1)
software reset (SRST)
source I/O memory enable (SIOM)
special cycle command
SREQ
SREQ+-
SREQ/ status (REQ)
SREQ2+-
SRST+-
SSEL+-
SSEL/ status (SEL)
SSTAT0
SSTAT1
stacked interrupts
start
address
DMA operation (STD)
Содержание LSI53C895A
Страница 1: ...S14028 B LSI53C895A PCI to Ultra2 SCSI Controller TECHNICAL MANUAL A p r i l 2 0 0 1 Version 2 2...
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 222: ...4 114 Registers...
Страница 260: ...5 38 SCSI SCRIPTS Instruction Set...
Страница 298: ...6 38 Electrical Specifications This page intentionally left blank...
Страница 302: ...6 42 Electrical Specifications This page intentionally left blank...
Страница 330: ...6 70 Electrical Specifications This page intentionally left blank...