SCSI Registers
4-89
Register: 0x4C
SCSI Test Zero (STEST0)
Read Only
SSAID
SCSI Selected As ID
[7:4]
These bits contain the encoded value of the SCSI ID that
the LSI53C895A is selected during a SCSI selection
phase. These bits work in conjunction with the
and
registers, which contain the allowable IDs that the
LSI53C895A can respond to. During a SCSI selection
phase, when a valid ID is put on the bus, and the
LSI53C895A responds to that ID, the ID that the chip was
selected as will be written into the SSAID[3:0] bits.
SLT
Selection Response Logic Test
3
This bit is set when the LSI53C895A is ready to be
selected or reselected. This does not take into account
the bus settle delay of 400 ns. This bit is used for
functional test and fault purposes.
ART
Arbitration Priority Encoder Test
2
This bit is always set when the LSI53C895A exhibits the
highest priority ID asserted on the SCSI bus during
arbitration. It is primarily used for chip level testing, but it
may be used during low level mode operation to
determine if the LSI53C895A won arbitration.
SOZ
SCSI Synchronous Offset Zero
1
This bit indicates that the current synchronous SREQ/,
SACK/ offset is zero. This bit is not latched and may
change at any time. It is used in low level synchronous
SCSI operations. When this bit is set, the LSI53C895A
functioning as an initiator, is waiting for the target to
request data transfers. If the LSI53C895A is a target,
then the initiator has sent the offset number of
acknowledges.
7
4
3
2
1
0
SSAID
SLT
ART
SOZ
SOM
x
x
x
x
0
x
1
1
Содержание LSI53C895A
Страница 1: ...S14028 B LSI53C895A PCI to Ultra2 SCSI Controller TECHNICAL MANUAL A p r i l 2 0 0 1 Version 2 2...
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 222: ...4 114 Registers...
Страница 260: ...5 38 SCSI SCRIPTS Instruction Set...
Страница 298: ...6 38 Electrical Specifications This page intentionally left blank...
Страница 302: ...6 42 Electrical Specifications This page intentionally left blank...
Страница 330: ...6 70 Electrical Specifications This page intentionally left blank...