4-48
Registers
SDP1
SCSI SDP1 Signal
0
This bit represents the active HIGH current state of the
SCSI SDP1 parity signal. It is unlatched and may change
as it is read.
Registers: 0x10–0x13
Data Structure Address (DSA)
Read/Write
DSA
Data Structure Address
[31:0]
This 32-bit register contains the base address used for all
table indirect calculations. The DSA register is usually
loaded prior to starting an I/O, but it is possible for a
SCRIPTS Memory Move to load the DSA during the I/O.
During any Memory-to-Memory Move operation, the
contents of this register are preserved. The power-up
value of this register is indeterminate.
Register: 0x14
Interrupt Status Zero (ISTAT0)
Read/Write
This register is accessible by the host CPU while a LSI53C895A is
executing SCRIPTS (without interfering in the operation of the function).
It is used to poll for interrupts if hardware interrupts are disabled. Read
this register after servicing an interrupt to check for stacked interrupts.
ABRT
Abort Operation
7
Setting this bit aborts the current operation under
execution by the LSI53C895A. If this bit is set and an
interrupt is received, clear this bit before reading the
register to prevent further aborted
interrupts from being generated. The sequence to abort
any operation is:
31
0
DSA
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
7
6
5
4
3
2
1
0
ABRT
SRST
SIGP
SEM
CON
INTF
SIP
DIP
0
0
0
0
0
0
0
0
Содержание LSI53C895A
Страница 1: ...S14028 B LSI53C895A PCI to Ultra2 SCSI Controller TECHNICAL MANUAL A p r i l 2 0 0 1 Version 2 2...
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 222: ...4 114 Registers...
Страница 260: ...5 38 SCSI SCRIPTS Instruction Set...
Страница 298: ...6 38 Electrical Specifications This page intentionally left blank...
Страница 302: ...6 42 Electrical Specifications This page intentionally left blank...
Страница 330: ...6 70 Electrical Specifications This page intentionally left blank...