Linear LTC2345 Скачать руководство пользователя страница 9

9

dc2326af

DEMO MANUAL DC2326A

Information  furnished  by  Linear  Technology  Corporation  is  believed  to  be  accurate  and  reliable.  

However, no responsibility is assumed for its use. Linear Technology Corporation makes no representa-

tion that the interconnection of its circuits as described herein will not infringe on existing patent rights.

Dc2326a connectors

Dc2326a jumpers

Definitions
JP1:

 REF selects INT or EXT reference for the ADC. The 

default setting is INT.

JP2:

 VCCIO sets the output levels at P1 to either 3.3V 

or 2.5V. Use 2.5V to interface to the DC890 which is the 

default setting. Use 3.3V to interface to the DC2026.

JP3:

 I/O selects LVDS or CMOS logic levels. The default 

setting is CMOS. Only CMOS is currently supported.

Definitions
P1:

  DC890  interface  is  used  to  communicate  with  the 

DC890 controller.

J1:

 CLK provides the master clock for the DC2326A when 

interfaced to the DC890.

J2:

 FPGA PROGRAM is used to program the FPGA. This 

is for factory use only.

JP4:

 EEPROM is for factory use only. The default posi-

tion is WP.

JP5-JP12:

 AIN0-AIN7 can be used to short individual AIN 

inputs to ground or can be used drive the individual AIN 

inputs. The default is to leave these open.

JP13-JP14:

 Coupling selects AC or DC coupling for V

IN1

 

and V

IN2

. Default setting is DC.

J3:

 JTAG is for factory use only.

J4:

 DC590/DC2026 interface is used to communicate with 

the DC2026 Linduino controller or DC590.

J5 and J6:

 Provide analog input voltages to AIN0-AIN7 

of the ADC.

J7:

 Routes the signals of J5 and J6 to AIN0-AIN7.

Содержание LTC2345

Страница 1: ...l and SoftSpan are trademarks of Linear Technology Corporation All other trademarks are the property of their respective owners assembly options Board Photo demonstrate DC performance such as peak to peak noise and DC linearity Use the DC890 if precise sampling rates are required or to demonstrate AC performance such as SNR THD SINAD and SFDR The DC2326A is intended to demonstrate recommended grou...

Страница 2: ...lp menu Updates can be downloaded from the Tools menu Check for updates periodically as new features may be added The PScope software should recognize the DC2326A and configure itself automatically Click the Collect button See Figure 3 to begin acquiring data The Collect button then changes to Pause which can be clicked to stop data acquisition dc590 dc2026 Quick Start Procedure IMPORTANT To avoid...

Страница 3: ...it is recommended for lower sample rates to divide down a higher frequency clock to the desired sample rate The ratio of clock frequency to conversion rate is shown in the Assembly Options table If theclockinputistobedrivenwithlogic itisrecommended that the 49 9Ω termination resistor R4 be removed Driving R4 with discrete logic may result in slow rising edges TheseslowrisingedgesmaycompromisetheSN...

Страница 4: ...Options button in the PScope tool bar shown in Figure 4 This will open the Configure Channels menu of Figure 5 In this menu it is possible to set the input signal range setting for each channel There is also a button to return PScope to the default DC2326A settings which are optimized for the default hardware settings of the DC2326A Thereareanumberofscenariosthatcanproducemislead ing results when ...

Страница 5: ...of a symmetricallayoutaroundtheanaloginputswillminimize theeffectsofparasiticelements Shieldanaloginputtraces with ground to minimize coupling from other traces Keep traces as short as possible Component Selection When driving a low noise low distortion ADC such as the LTC2345 component selection is important so as to not degrade performance Resistors should have low values to minimize noise and d...

Страница 6: ...6 dc2326af DEMO MANUAL DC2326A DC2326A Setup Figure 3 PScope Screen Shot Figure 4 PScope Tool Bar ...

Страница 7: ...7 dc2326af DEMO MANUAL DC2326A DC2326A Setup Figure 5 PScope Configuration Menu ...

Страница 8: ...8 dc2326af DEMO MANUAL DC2326A DC2326A Setup Figure 6 QuikEval Screen Shot Figure 7 QuikEval Configuration Menu ...

Страница 9: ... logic levels The default setting is CMOS Only CMOS is currently supported Definitions P1 DC890 interface is used to communicate with the DC890 controller J1 CLK provides the master clock for the DC2326A when interfaced to the DC890 J2 FPGA PROGRAM is used to program the FPGA This is for factory use only JP4 EEPROM is for factory use only The default posi tion is WP JP5 JP12 AIN0 AIN7 can be used ...

Страница 10: ...UDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE EXCEPT TO THE EXTENT OF THIS INDEMNITY NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT SPECIAL INCIDENTAL OR CONSEQUENTIAL DAMAGES The user assumes all responsibility and liability for proper and safe handling of the goods Further the user releases LTC from all claims arising from the handling or use of the goo...

Отзывы: