OpenLDI/FPD-LINK/LVDS Receiver Interface IP
User Guide
© 2017-2019 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
42
FPGA-IPUG-02021-1.1
Appendix A. Resource Utilization
lists resource utilization information for Lattice CrossLink FPGA using the OpenLDI/FPD-LINK/LVDS Receiver
Interface IP.
Clarity Designer is the Lattice IP configuration utility, and is included as a standard feature of the Diamond tool. For
details about the usage of Clarity Designer, refer to the Clarity Designer and Diamond help system.
For more information on the Diamond design tools, visit the Lattice web site at
www.latticesemi.com/Products/DesignSoftwareAndIP
Table A.1. Resource Utilization
1
IP User-Configurable Parameters
Slices
LUTs
Registers
sysMEM EBRs
Target f
MAX
(MHz)
2
1x7 Rx, RGB888
154
233
119
0
150
2x7 Rx, RGB888
168
237
143
0
150
1x14 Rx, RGB888
188
318
176
0
150
2x14 Rx, RGB888
221
390
248
0
150
Notes:
1.
Performance and utilization data target an LIF-MD6000-6MG81I device using Lattice Diamond 3.9 and Lattice Synthesis Engine
software. Performance may vary when using a different software version or targeting a different device density or speed grade
within the CrossLink family. This does not show all possible configurations of the OpenLDI/FPD-LINK/LVDS Receiver Interface IP.
2.
The f
MAX
values are based on internal pixel clock.